📄 pwmtest.fit.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version " "Info: Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version" { } { } 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu May 31 18:54:38 2007 " "Info: Processing started: Thu May 31 18:54:38 2007" { } { } 0} } { } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off pwmtest -c pwmtest " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off pwmtest -c pwmtest" { } { } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "pwmtest EPM240T100C5 " "Info: Selected device EPM240T100C5 for design \"pwmtest\"" { } { } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" { } { } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EPM240T100I5 " "Info: Device EPM240T100I5 is compatible" { } { } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EPM570T100C5 " "Info: Device EPM570T100C5 is compatible" { } { } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EPM570T100I5 " "Info: Device EPM570T100I5 is compatible" { } { } 2} } { } 2}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1000 MHz " "Info: Assuming a global fmax requirement of 1000 MHz" { } { } 0} { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "tsu 2.0 ns " "Info: Assuming a global tsu requirement of 2.0 ns" { } { } 0} { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "tco 1.0 ns " "Info: Assuming a global tco requirement of 1.0 ns" { } { } 0} { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "tpd 1.0 ns " "Info: Assuming a global tpd requirement of 1.0 ns" { } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" { } { } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clkfast Global clock in PIN 12 " "Info: Automatically promoted signal \"clkfast\" to use Global clock in PIN 12" { } { { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 11 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL" "pwm_clkdiv\[7\] Global clock " "Info: Automatically promoted some destinations of signal \"pwm_clkdiv\[7\]\" to use Global clock" { { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "pwm_clkdiv\[7\] " "Info: Destination \"pwm_clkdiv\[7\]\" may be non-global or may not use global clock" { } { { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 19 -1 0 } } } 0} } { { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 19 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "RST Global clock " "Info: Automatically promoted signal \"RST\" to use Global clock" { } { { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 11 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "RST " "Info: Pin \"RST\" drives global clock, but is not placed in a dedicated clock pin position" { } { { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 11 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RST" } } } } { "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" "" { Report "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" Compiler "pwmtest" "UNKNOWN" "V1" "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest.quartus_db" { Floorplan "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/" "" "" { RST } "NODE_NAME" } "" } } { "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.fld" "" { Floorplan "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.fld" "" "" { RST } "NODE_NAME" } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL" "pwm_fpga:pwm_control\|rco_int Global clock " "Info: Automatically promoted some destinations of signal \"pwm_fpga:pwm_control\|rco_int\" to use Global clock" { { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "pwm_fpga:pwm_control\|process1~133 " "Info: Destination \"pwm_fpga:pwm_control\|process1~133\" may be non-global or may not use global clock" { } { } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "pwm_fpga:pwm_control\|process1~134 " "Info: Destination \"pwm_fpga:pwm_control\|process1~134\" may be non-global or may not use global clock" { } { } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "pwm_fpga:pwm_control\|cnt_out_int~3739 " "Info: Destination \"pwm_fpga:pwm_control\|cnt_out_int~3739\" may be non-global or may not use global clock" { } { { "pwm_fpga.vhdl" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwm_fpga.vhdl" 13 -1 0 } } } 0} } { { "pwm_fpga.vhdl" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwm_fpga.vhdl" 14 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" { } { } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" { } { } 0}
{ "Info" "IFSAC_FSAC_START_LUT_PACKING" "" "Info: Moving registers into LUTs to improve timing and density" { } { } 0}
{ "Info" "IFYGR_FYGR_NO_REGS_IN_IOS_HEADER" "" "Info: Started processing fast register assignments" { } { } 0}
{ "Info" "IFYGR_FYGR_NO_REGS_IN_IOS_FOOTER" "" "Info: Finished processing fast register assignments" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_PACKING" "" "Info: Finished moving registers into LUTs" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "2.900 ns register pin " "Info: Estimated most critical path is register to pin delay of 2.900 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns pwm_fpga:pwm_control\|pwm 1 REG LAB_X7_Y4 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X7_Y4; Fanout = 5; REG Node = 'pwm_fpga:pwm_control\|pwm'" { } { { "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" "" { Report "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" Compiler "pwmtest" "UNKNOWN" "V1" "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest.quartus_db" { Floorplan "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/" "" "" { pwm_fpga:pwm_control|pwm } "NODE_NAME" } "" } } { "pwm_fpga.vhdl" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwm_fpga.vhdl" 8 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.578 ns) + CELL(2.322 ns) 2.900 ns pwm_out 2 PIN PIN_73 0 " "Info: 2: + IC(0.578 ns) + CELL(2.322 ns) = 2.900 ns; Loc. = PIN_73; Fanout = 0; PIN Node = 'pwm_out'" { } { { "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" "" { Report "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" Compiler "pwmtest" "UNKNOWN" "V1" "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest.quartus_db" { Floorplan "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/" "" "2.900 ns" { pwm_fpga:pwm_control|pwm pwm_out } "NODE_NAME" } "" } } { "pwmtest.v" "" { Text "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/pwmtest.v" 12 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.322 ns 80.07 % " "Info: Total cell delay = 2.322 ns ( 80.07 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.578 ns 19.93 % " "Info: Total interconnect delay = 0.578 ns ( 19.93 % )" { } { } 0} } { { "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" "" { Report "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest_cmp.qrpt" Compiler "pwmtest" "UNKNOWN" "V1" "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/db/pwmtest.quartus_db" { Floorplan "H:/work/docs/dboard/epm240/ver1/firmware/PWMtest/" "" "2.900 ns" { pwm_fpga:pwm_control|pwm pwm_out } "NODE_NAME" } "" } } } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_NOT_USED" "" "Info: Fitter performed an Auto Fit compilation. No optimizations were skipped because the design's timing and/or routability requirements required full optimization" { } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu May 31 18:54:40 2007 " "Info: Processing ended: Thu May 31 18:54:40 2007" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Info: Elapsed time: 00:00:03" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -