⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ddr2_v340_ecc.map.qmsg

📁 基于SIIGX的PCIe的Kit
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_7_lfsr_inst " "Info: Elaborating entity \"example_lfsr8\" for hierarchy \"ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_7_lfsr_inst\"" {  } { { "ddr2_topecc_example_driver.v" "LFSRGEN_7_lfsr_inst" { Text "F:/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/ddr2_topecc_example_driver.v" 278 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(22) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(22): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 22 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_8_lfsr_inst " "Info: Elaborating entity \"example_lfsr8\" for hierarchy \"ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_8_lfsr_inst\"" {  } { { "ddr2_topecc_example_driver.v" "LFSRGEN_8_lfsr_inst" { Text "F:/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/ddr2_topecc_example_driver.v" 294 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(22) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(22): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 22 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_9_lfsr_inst " "Info: Elaborating entity \"example_lfsr8\" for hierarchy \"ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_9_lfsr_inst\"" {  } { { "ddr2_topecc_example_driver.v" "LFSRGEN_9_lfsr_inst" { Text "F:/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/ddr2_topecc_example_driver.v" 310 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(22) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(22): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 22 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_10_lfsr_inst " "Info: Elaborating entity \"example_lfsr8\" for hierarchy \"ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_10_lfsr_inst\"" {  } { { "ddr2_topecc_example_driver.v" "LFSRGEN_10_lfsr_inst" { Text "F:/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/ddr2_topecc_example_driver.v" 326 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(22) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(22): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 22 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_11_lfsr_inst " "Info: Elaborating entity \"example_lfsr8\" for hierarchy \"ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_11_lfsr_inst\"" {  } { { "ddr2_topecc_example_driver.v" "LFSRGEN_11_lfsr_inst" { Text "F:/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/ddr2_topecc_example_driver.v" 342 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(22) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(22): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 22 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 example_lfsr8.v(28) " "Warning (10230): Verilog HDL assignment warning at example_lfsr8.v(28): truncated value with size 32 to match size of target (8)" {  } { { "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" "" { Text "E:/data/SIIGX_PCIe_Kit/Examples/ManufacturingTestDesigns/ddr2_v340_ecc_restored/altera/MegaCore/ddr_ddr2_sdram-v3.4.0/lib/example_lfsr8.v" 28 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "example_lfsr8 ddr2_topecc_example_driver:driver\|example_lfsr8:LFSRGEN_12_lfsr_inst " "Info: Elaborating entity \"example_l

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -