mem1.xco

来自「用VHDL语言开发的一个16位的具有5级流水线的CPU设计」· XCO 代码 · 共 64 行

XCO
64
字号
################################################################ Xilinx Core Generator version J.30# Date: Mon May 05 13:16:55 2008#################################################################  This file contains the customisation parameters for a#  Xilinx CORE Generator IP GUI. It is strongly recommended#  that you do not manually alter this file as it may cause#  unexpected and unsupported behavior.################################################################# BEGIN Project OptionsSET addpads = FalseSET asysymbol = TrueSET busformat = BusFormatAngleBracketNotRippedSET createndf = FalseSET designentry = VHDLSET device = xc2s150SET devicefamily = spartan2SET flowvendor = Foundation_iSESET formalverification = FalseSET foundationsym = FalseSET implementationfiletype = NgcSET package = pq208SET removerpms = FalseSET simulationfiles = BehavioralSET speedgrade = -6SET verilogsim = TrueSET vhdlsim = True# END Project Options# BEGIN SelectSELECT Single_Port_Block_Memory family Xilinx,_Inc. 6.2# END Select# BEGIN ParametersCSET active_clock_edge=Falling_Edge_TriggeredCSET additional_output_pipe_stages=0CSET component_name=mem1CSET depth=64CSET disable_warning_messages=trueCSET enable_pin=trueCSET enable_pin_polarity=Active_LowCSET global_init_value=0CSET handshaking_pins=falseCSET has_limit_data_pitch=falseCSET init_pin=trueCSET init_value=0CSET initialization_pin_polarity=Active_LowCSET limit_data_pitch=8CSET load_init_file=falseCSET port_configuration=Read_And_WriteCSET primitive_selection=Optimize_For_AreaCSET register_inputs=falseCSET select_primitive=4kx1CSET width=16CSET write_enable_polarity=Active_LowCSET write_mode=Read_After_Write# END ParametersGENERATE# CRC: db5a23ab

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?