_primary.vhd
来自「使用ModelSim对Altera设计进行功能仿真 对于没有使用到Altera」· VHDL 代码 · 共 49 行
VHD
49 行
library verilog;use verilog.vl_types.all;entity hcstratix_io is generic( operation_mode : string := "input"; ddio_mode : string := "none"; open_drain_output: string := "false"; bus_hold : string := "false"; output_register_mode: string := "none"; output_async_reset: string := "none"; output_sync_reset: string := "none"; output_power_up : string := "low"; tie_off_output_clock_enable: string := "false"; oe_register_mode: string := "none"; oe_async_reset : string := "none"; oe_sync_reset : string := "none"; oe_power_up : string := "low"; tie_off_oe_clock_enable: string := "false"; input_register_mode: string := "none"; input_async_reset: string := "none"; input_sync_reset: string := "none"; input_power_up : string := "low"; extend_oe_disable: string := "false"; sim_dll_phase_shift: string := "0"; sim_dqs_input_frequency: string := "10000 ps"; lpm_type : string := "hcstratix_io" ); port( datain : in vl_logic; ddiodatain : in vl_logic; oe : in vl_logic; outclk : in vl_logic; outclkena : in vl_logic; inclk : in vl_logic; inclkena : in vl_logic; areset : in vl_logic; sreset : in vl_logic; delayctrlin : in vl_logic; devclrn : in vl_logic; devpor : in vl_logic; devoe : in vl_logic; padio : inout vl_logic; combout : out vl_logic; regout : out vl_logic; ddioregout : out vl_logic; dqsundelayedout : out vl_logic );end hcstratix_io;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?