📄 adcint.map.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.1 Build 176 10/26/2005 SJ Full Version " "Info: Version 5.1 Build 176 10/26/2005 SJ Full Version" { } { } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Dec 18 21:21:43 2006 " "Info: Processing started: Mon Dec 18 21:21:43 2006" { } { } 0 0 "Processing started: %1!s!" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off ADCINT -c ADCINT " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off ADCINT -c ADCINT" { } { } 0 0 "Command: %1!s!" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "ADCINT.VHD 2 1 " "Info: Found 2 design units, including 1 entities, in source file ADCINT.VHD" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 ADCINT-behav " "Info: Found design unit 1: ADCINT-behav" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 14 -1 0 } } } 0 0 "Found design unit %1!d!: %2!s!" 0 0} { "Info" "ISGN_ENTITY_NAME" "1 ADCINT " "Info: Found entity 1: ADCINT" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 3 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} } { } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "ADCINT " "Info: Elaborating entity \"ADCINT\" for the top level hierarchy" { } { } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0}
{ "Info" "IVRFX_VHDL_CASE_STATEMENT_OTHERS_CLAUSE_NEVER_SELECTED" "ADCINT.VHD(35) " "Info (10425): VHDL Case Statement information at ADCINT.VHD(35): OTHERS choice is never selected" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 35 0 0 } } } 0 10425 "VHDL Case Statement information at %1!s!: OTHERS choice is never selected" 0 0}
{ "Info" "IOPT_SMP_MACHINE_PREPROCESS_STAT_NO_BITS" "\|ADCINT\|current_state 5 " "Info: State machine \"\|ADCINT\|current_state\" contains 5 states" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 16 -1 0 } } } 0 0 "State machine \"%1!s!\" contains %2!d! states" 0 0}
{ "Info" "IOPT_SMP_MACHINE_REPORT_PROCESSOR" "Auto \|ADCINT\|current_state " "Info: Selected Auto state machine encoding method for state machine \"\|ADCINT\|current_state\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 16 -1 0 } } } 0 0 "Selected %1!s! state machine encoding method for state machine \"%2!s!\"" 0 0}
{ "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_HEADER" "\|ADCINT\|current_state " "Info: Encoding result for state machine \"\|ADCINT\|current_state\"" { { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS_HEADER" "5 " "Info: Completed encoding using 5 state bits" { { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS" "current_state.st4 " "Info: Encoded state bit \"current_state.st4\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "Encoded state bit \"%1!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS" "current_state.st3 " "Info: Encoded state bit \"current_state.st3\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "Encoded state bit \"%1!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS" "current_state.st2 " "Info: Encoded state bit \"current_state.st2\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "Encoded state bit \"%1!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS" "current_state.st1 " "Info: Encoded state bit \"current_state.st1\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "Encoded state bit \"%1!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_BITS" "current_state.st0 " "Info: Encoded state bit \"current_state.st0\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "Encoded state bit \"%1!s!\"" 0 0} } { } 0 0 "Completed encoding using %1!d! state bits" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_CODE" "\|ADCINT\|current_state.st0 00000 " "Info: State \"\|ADCINT\|current_state.st0\" uses code string \"00000\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "State \"%1!s!\" uses code string \"%2!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_CODE" "\|ADCINT\|current_state.st1 00011 " "Info: State \"\|ADCINT\|current_state.st1\" uses code string \"00011\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "State \"%1!s!\" uses code string \"%2!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_CODE" "\|ADCINT\|current_state.st2 00101 " "Info: State \"\|ADCINT\|current_state.st2\" uses code string \"00101\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "State \"%1!s!\" uses code string \"%2!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_CODE" "\|ADCINT\|current_state.st3 01001 " "Info: State \"\|ADCINT\|current_state.st3\" uses code string \"01001\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "State \"%1!s!\" uses code string \"%2!s!\"" 0 0} { "Info" "IOPT_SMP_MACHINE_POSTPROCESS_STAT_CODE" "\|ADCINT\|current_state.st4 10001 " "Info: State \"\|ADCINT\|current_state.st4\" uses code string \"10001\"" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 40 -1 0 } } } 0 0 "State \"%1!s!\" uses code string \"%2!s!\"" 0 0} } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 16 -1 0 } } } 0 0 "Encoding result for state machine \"%1!s!\"" 0 0}
{ "Warning" "WOPT_MLS_STUCK_PIN_HDR" "" "Warning: Output pins are stuck at VCC or GND" { { "Warning" "WOPT_MLS_STUCK_PIN" "ADDA VCC " "Warning: Pin \"ADDA\" stuck at VCC" { } { { "ADCINT.VHD" "" { Text "F:/zonghesheji/EXP/ADC/ADCINT.VHD" 10 -1 0 } } } 0 0 "Pin \"%1!s!\" stuck at %2!s!" 0 0} } { } 0 0 "Output pins are stuck at VCC or GND" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "37 " "Info: Implemented 37 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "10 " "Info: Implemented 10 input pins" { } { } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "13 " "Info: Implemented 13 output pins" { } { } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "14 " "Info: Implemented 14 logic cells" { } { } 0 0 "Implemented %1!d! logic cells" 0 0} } { } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Dec 18 21:21:48 2006 " "Info: Processing ended: Mon Dec 18 21:21:48 2006" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:06 " "Info: Elapsed time: 00:00:06" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -