⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ps21.tan.qmsg

📁 通过VERILOG HDL语言使用CPLD连接PS2键盘.
💻 QMSG
📖 第 1 页 / 共 4 页
字号:
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "sys_clock " "Info: Assuming node \"sys_clock\" is an undefined clock" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 9 -1 0 } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "sys_clock" } } } }  } 0}  } {  } 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "2 " "Warning: Found 2 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "scan_end~reg0 " "Info: Detected ripple clock \"scan_end~reg0\" as buffer" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 57 -1 0 } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "scan_end~reg0" } } } }  } 0} { "Info" "ITAN_RIPPLE_CLK" "smooth_key_clock " "Info: Detected ripple clock \"smooth_key_clock\" as buffer" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 22 -1 0 } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "smooth_key_clock" } } } }  } 0}  } {  } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "sys_clock register save_scan_code\[8\] register scan_code\[4\]~reg0 64.94 MHz 15.4 ns Internal " "Info: Clock \"sys_clock\" has Internal fmax of 64.94 MHz between source register \"save_scan_code\[8\]\" and destination register \"scan_code\[4\]~reg0\" (period= 15.4 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "9.800 ns + Longest register register " "Info: + Longest register to register delay is 9.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns save_scan_code\[8\] 1 REG LC41 28 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC41; Fanout = 28; REG Node = 'save_scan_code\[8\]'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "" { save_scan_code[8] } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 23 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.900 ns) + CELL(3.800 ns) 6.700 ns reduce_or~421 2 COMB SEXP1 1 " "Info: 2: + IC(2.900 ns) + CELL(3.800 ns) = 6.700 ns; Loc. = SEXP1; Fanout = 1; COMB Node = 'reduce_or~421'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "6.700 ns" { save_scan_code[8] reduce_or~421 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.100 ns) 9.800 ns scan_code\[4\]~reg0 3 REG LC14 1 " "Info: 3: + IC(0.000 ns) + CELL(3.100 ns) = 9.800 ns; Loc. = LC14; Fanout = 1; REG Node = 'scan_code\[4\]~reg0'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "3.100 ns" { reduce_or~421 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 74 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.900 ns 70.41 % " "Info: Total cell delay = 6.900 ns ( 70.41 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.900 ns 29.59 % " "Info: Total interconnect delay = 2.900 ns ( 29.59 % )" {  } {  } 0}  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "9.800 ns" { save_scan_code[8] reduce_or~421 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "9.800 ns" { save_scan_code[8] reduce_or~421 scan_code[4]~reg0 } { 0.000ns 2.900ns 0.000ns } { 0.000ns 3.800ns 3.100ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "6.600 ns - Smallest " "Info: - Smallest clock skew is 6.600 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "sys_clock destination 16.400 ns + Shortest register " "Info: + Shortest clock path from clock \"sys_clock\" to destination register is 16.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns sys_clock 1 CLK PIN_87 15 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_87; Fanout = 15; CLK Node = 'sys_clock'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "" { sys_clock } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 9 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 5.000 ns smooth_key_clock 2 REG LC44 17 " "Info: 2: + IC(0.000 ns) + CELL(2.500 ns) = 5.000 ns; Loc. = LC44; Fanout = 17; REG Node = 'smooth_key_clock'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "2.500 ns" { sys_clock smooth_key_clock } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 22 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(3.800 ns) 11.400 ns scan_end~reg0 3 REG LC33 10 " "Info: 3: + IC(2.600 ns) + CELL(3.800 ns) = 11.400 ns; Loc. = LC33; Fanout = 10; REG Node = 'scan_end~reg0'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "6.400 ns" { smooth_key_clock scan_end~reg0 } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 57 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.800 ns) + CELL(2.200 ns) 16.400 ns scan_code\[4\]~reg0 4 REG LC14 1 " "Info: 4: + IC(2.800 ns) + CELL(2.200 ns) = 16.400 ns; Loc. = LC14; Fanout = 1; REG Node = 'scan_code\[4\]~reg0'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "5.000 ns" { scan_end~reg0 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 74 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.000 ns 67.07 % " "Info: Total cell delay = 11.000 ns ( 67.07 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.400 ns 32.93 % " "Info: Total interconnect delay = 5.400 ns ( 32.93 % )" {  } {  } 0}  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "16.400 ns" { sys_clock smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "16.400 ns" { sys_clock sys_clock~out smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } { 0.000ns 0.000ns 0.000ns 2.600ns 2.800ns } { 0.000ns 2.500ns 2.500ns 3.800ns 2.200ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "sys_clock source 9.800 ns - Longest register " "Info: - Longest clock path from clock \"sys_clock\" to source register is 9.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns sys_clock 1 CLK PIN_87 15 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_87; Fanout = 15; CLK Node = 'sys_clock'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "" { sys_clock } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 9 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 5.000 ns smooth_key_clock 2 REG LC44 17 " "Info: 2: + IC(0.000 ns) + CELL(2.500 ns) = 5.000 ns; Loc. = LC44; Fanout = 17; REG Node = 'smooth_key_clock'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "2.500 ns" { sys_clock smooth_key_clock } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 22 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.600 ns) + CELL(2.200 ns) 9.800 ns save_scan_code\[8\] 3 REG LC41 28 " "Info: 3: + IC(2.600 ns) + CELL(2.200 ns) = 9.800 ns; Loc. = LC41; Fanout = 28; REG Node = 'save_scan_code\[8\]'" {  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "4.800 ns" { smooth_key_clock save_scan_code[8] } "NODE_NAME" } "" } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 23 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.200 ns 73.47 % " "Info: Total cell delay = 7.200 ns ( 73.47 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.600 ns 26.53 % " "Info: Total interconnect delay = 2.600 ns ( 26.53 % )" {  } {  } 0}  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "9.800 ns" { sys_clock smooth_key_clock save_scan_code[8] } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "9.800 ns" { sys_clock sys_clock~out smooth_key_clock save_scan_code[8] } { 0.000ns 0.000ns 0.000ns 2.600ns } { 0.000ns 2.500ns 2.500ns 2.200ns } } }  } 0}  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "16.400 ns" { sys_clock smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "16.400 ns" { sys_clock sys_clock~out smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } { 0.000ns 0.000ns 0.000ns 2.600ns 2.800ns } { 0.000ns 2.500ns 2.500ns 3.800ns 2.200ns } } } { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "9.800 ns" { sys_clock smooth_key_clock save_scan_code[8] } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "9.800 ns" { sys_clock sys_clock~out smooth_key_clock save_scan_code[8] } { 0.000ns 0.000ns 0.000ns 2.600ns } { 0.000ns 2.500ns 2.500ns 2.200ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.600 ns + " "Info: + Micro clock to output delay of source is 1.600 ns" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 23 -1 0 } }  } 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.900 ns + " "Info: + Micro setup delay of destination is 2.900 ns" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 74 -1 0 } }  } 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50, fmax is divided by two" {  } { { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 23 -1 0 } } { "ps21.vhd" "" { Text "C:/altera/quartus50/PS2SMGdispaly/ps21.vhd" 74 -1 0 } }  } 0}  } { { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "9.800 ns" { save_scan_code[8] reduce_or~421 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "9.800 ns" { save_scan_code[8] reduce_or~421 scan_code[4]~reg0 } { 0.000ns 2.900ns 0.000ns } { 0.000ns 3.800ns 3.100ns } } } { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "16.400 ns" { sys_clock smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "16.400 ns" { sys_clock sys_clock~out smooth_key_clock scan_end~reg0 scan_code[4]~reg0 } { 0.000ns 0.000ns 0.000ns 2.600ns 2.800ns } { 0.000ns 2.500ns 2.500ns 3.800ns 2.200ns } } } { "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" "" { Report "C:/altera/quartus50/PS2SMGdispaly/db/ps21_cmp.qrpt" Compiler "ps21" "UNKNOWN" "V1" "C:/altera/quartus50/PS2SMGdispaly/db/ps21.quartus_db" { Floorplan "C:/altera/quartus50/PS2SMGdispaly/" "" "9.800 ns" { sys_clock smooth_key_clock save_scan_code[8] } "NODE_NAME" } "" } } { "c:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus50/bin/Technology_Viewer.qrui" "9.800 ns" { sys_clock sys_clock~out smooth_key_clock save_scan_code[8] } { 0.000ns 0.000ns 0.000ns 2.600ns } { 0.000ns 2.500ns 2.500ns 2.200ns } } }  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -