⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sinout.tan.rpt

📁 基于MATLAB/DSP Build可控信号发生器
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Timing Analyzer report for Sinout
Mon Mar 31 10:01:31 2008
Version 6.0 Build 178 04/27/2006 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. Clock Settings Summary
  5. Clock Setup: 'clock'
  6. tsu
  7. tco
  8. tpd
  9. th
 10. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                                                                                ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------+-------------------------+------------+----------+--------------+
; Type                         ; Slack ; Required Time ; Actual Time                      ; From                        ; To                      ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------+-------------------------+------------+----------+--------------+
; Worst-case tsu               ; N/A   ; None          ; 11.831 ns                        ; sclrp                       ; SDelay:Delayi|result[4] ; --         ; clock    ; 0            ;
; Worst-case tco               ; N/A   ; None          ; 14.756 ns                        ; SDelay:Delayi|result[0]     ; oSinOuts[0]             ; clock      ; --       ; 0            ;
; Worst-case tpd               ; N/A   ; None          ; 22.334 ns                        ; iSinctrls                   ; oSinOuts[0]             ; --         ; --       ; 0            ;
; Worst-case th                ; N/A   ; None          ; -9.722 ns                        ; sclrp                       ; SDelay:Delayi|result[7] ; --         ; clock    ; 0            ;
; Clock Setup: 'clock'         ; N/A   ; None          ; 252.08 MHz ( period = 3.967 ns ) ; IncDec:IncCounti|counter[0] ; SDelay:Delayi|result[1] ; clock      ; clock    ; 0            ;
; Total number of failed paths ;       ;               ;                                  ;                             ;                         ;            ;          ; 0            ;
+------------------------------+-------+---------------+----------------------------------+-----------------------------+-------------------------+------------+----------+--------------+


+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                             ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                ; Setting            ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                           ; EP1C12Q240C8       ;      ;    ;             ;
; Timing Models                                         ; Final              ;      ;    ;             ;
; Number of source nodes to report per destination node ; 10                 ;      ;    ;             ;
; Number of destination nodes to report                 ; 10                 ;      ;    ;             ;
; Number of paths to report                             ; 200                ;      ;    ;             ;
; Report Minimum Timing Checks                          ; Off                ;      ;    ;             ;
; Use Fast Timing Models                                ; Off                ;      ;    ;             ;
; Report IO Paths Separately                            ; Off                ;      ;    ;             ;
; Default hold multicycle                               ; Same As Multicycle ;      ;    ;             ;
; Cut paths between unrelated clock domains             ; On                 ;      ;    ;             ;
; Cut off read during write signal paths                ; On                 ;      ;    ;             ;
; Cut off feedback from I/O pins                        ; On                 ;      ;    ;             ;
; Report Combined Fast/Slow Timing                      ; Off                ;      ;    ;             ;
; Ignore Clock Settings                                 ; Off                ;      ;    ;             ;
; Analyze latches as synchronous elements               ; On                 ;      ;    ;             ;
; Enable Recovery/Removal analysis                      ; Off                ;      ;    ;             ;
; Enable Clock Latency                                  ; Off                ;      ;    ;             ;
; Use TimeQuest Timing Analyzer                         ; Off                ;      ;    ;             ;
+-------------------------------------------------------+--------------------+------+----+-------------+


+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary                                                                                                                                                             ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type     ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clock           ;                    ; User Pin ; None             ; 0.000 ns      ; 0.000 ns     ; --       ; N/A                   ; N/A                 ; N/A    ;              ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+


+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clock'                                                                                                                                                                                                           ;
+-------+------------------------------------------------+-----------------------------+-----------------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period)                           ; From                        ; To                          ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+-----------------------------+-----------------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A   ; 252.08 MHz ( period = 3.967 ns )               ; IncDec:IncCounti|counter[0] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.706 ns                ;
; N/A   ; 264.34 MHz ( period = 3.783 ns )               ; IncDec:IncCounti|counter[3] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.522 ns                ;
; N/A   ; 266.74 MHz ( period = 3.749 ns )               ; IncDec:IncCounti|counter[5] ; SDelay:Delayi|result[4]     ; clock      ; clock    ; None                        ; None                      ; 3.488 ns                ;
; N/A   ; 266.95 MHz ( period = 3.746 ns )               ; IncDec:IncCounti|counter[5] ; SDelay:Delayi|result[5]     ; clock      ; clock    ; None                        ; None                      ; 3.485 ns                ;
; N/A   ; 267.24 MHz ( period = 3.742 ns )               ; IncDec:IncCounti|counter[5] ; SDelay:Delayi|result[2]     ; clock      ; clock    ; None                        ; None                      ; 3.481 ns                ;
; N/A   ; 272.33 MHz ( period = 3.672 ns )               ; IncDec:IncCounti|counter[1] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.411 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[4]     ; clock      ; clock    ; None                        ; None                      ; 3.367 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[3]     ; clock      ; clock    ; None                        ; None                      ; 3.340 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[3] ; SDelay:Delayi|result[4]     ; clock      ; clock    ; None                        ; None                      ; 3.337 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[2] ; SDelay:Delayi|result[2]     ; clock      ; clock    ; None                        ; None                      ; 3.297 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[5]     ; clock      ; clock    ; None                        ; None                      ; 3.279 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[2]     ; clock      ; clock    ; None                        ; None                      ; 3.278 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[0] ; SDelay:Delayi|result[6]     ; clock      ; clock    ; None                        ; None                      ; 3.261 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[5] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.236 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[0]     ; clock      ; clock    ; None                        ; None                      ; 3.233 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[2] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.211 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[5] ; SDelay:Delayi|result[3]     ; clock      ; clock    ; None                        ; None                      ; 3.208 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[2] ; SDelay:Delayi|result[4]     ; clock      ; clock    ; None                        ; None                      ; 3.187 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[1]     ; clock      ; clock    ; None                        ; None                      ; 3.143 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[3] ; SDelay:Delayi|result[2]     ; clock      ; clock    ; None                        ; None                      ; 3.129 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[4] ; SDelay:Delayi|result[6]     ; clock      ; clock    ; None                        ; None                      ; 3.101 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[0] ; SDelay:Delayi|result[3]     ; clock      ; clock    ; None                        ; None                      ; 3.099 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[3] ; SDelay:Delayi|result[5]     ; clock      ; clock    ; None                        ; None                      ; 3.092 ns                ;
; N/A   ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; IncDec:IncCounti|counter[3] ; SDelay:Delayi|result[6]     ; clock      ; clock    ; None                        ; None                      ; 3.087 ns                ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -