⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 acc_alu.rpt

📁 用VHDL编的简易CPU
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Information                                d:\project1\cpu\acc_alu.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/21/2008 16:30:02

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ACC_ALU


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

acc_alu   EPF10K10LC84-3   27     17     0    0         0  %    170      29 %

User Pins:                 27     17     0  



Project Information                                d:\project1\cpu\acc_alu.rpt

** FILE HIERARCHY **



|lpm_add_sub:372|
|lpm_add_sub:372|addcore:adder|
|lpm_add_sub:372|altshift:result_ext_latency_ffs|
|lpm_add_sub:372|altshift:carry_ext_latency_ffs|
|lpm_add_sub:372|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:485|
|lpm_add_sub:485|addcore:adder|
|lpm_add_sub:485|altshift:result_ext_latency_ffs|
|lpm_add_sub:485|altshift:carry_ext_latency_ffs|
|lpm_add_sub:485|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                       d:\project1\cpu\acc_alu.rpt
acc_alu

***** Logic for device 'acc_alu' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                   l     C     
                R  R  R  R        R     R                          o     O     
                E  E  E  E        E     E                          g     N     
                S  S  S  S        S  V  S              G           i     F     
                E  E  E  E        E  C  E  r        a  N  a     a  c     _  ^  
                R  R  R  R        R  C  R  e        c  D  c     c  _  #  D  n  
                V  V  V  V  B  B  V  I  V  s  c  B  c  I  c  B  c  a  T  O  C  
                E  E  E  E  R  R  E  N  E  e  l  R  1  N  1  R  1  n  C  N  E  
                D  D  D  D  1  0  D  T  D  t  k  5  5  T  4  2  3  d  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | acc6 
      ^nCE | 14                                                              72 | acc4 
      #TDI | 15                                                              71 | acc3 
      acc2 | 16                                                              70 | acc5 
      acc1 | 17                                                              69 | accdownto0 
      acc0 | 18                                                              68 | GNDINT 
       BR7 | 19                                                              67 | add 
    VCCINT | 20                                                              66 | shiftr 
      BR13 | 21                                                              65 | BR12 
      BR14 | 22                        EPF10K10LC84-3                        64 | shiftr_in 
 logic_not | 23                                                              63 | VCCINT 
      BR15 | 24                                                              62 | acc9 
    shiftl | 25                                                              61 | acc10 
    GNDINT | 26                                                              60 | BR10 
  RESERVED | 27                                                              59 | acc11 
      BR11 | 28                                                              58 | acc8 
       BR9 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  s  R  R  R  R  V  G  B  B  B  V  G  R  a  s  B  a  l  R  
                C  n  h  E  E  E  E  C  N  R  R  R  C  N  E  c  u  R  c  o  E  
                C  C  i  S  S  S  S  C  D  3  6  4  C  D  S  c  b  8  c  g  S  
                I  O  f  E  E  E  E  I  I           I  I  E  1        7  i  E  
                N  N  t  R  R  R  R  N  N           N  N  R  2           c  R  
                T  F  l  V  V  V  V  T  T           T  T  V              _  V  
                   I  _  E  E  E  E                       E              o  E  
                   G  i  D  D  D  D                       D              r  D  
                      n                                                        
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       d:\project1\cpu\acc_alu.rpt
acc_alu

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      11/22( 50%)   
A7       7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       8/22( 36%)   
A11      3/ 8( 37%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
A13      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A14      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   
A15      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
A16      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2      18/22( 81%)   
A17      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A18      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A19      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2      10/22( 45%)   
A20      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A21      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A24      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2      12/22( 54%)   
B13      7/ 8( 87%)   3/ 8( 37%)   5/ 8( 62%)    0/2    0/2       8/22( 36%)   
B14      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      12/22( 54%)   
B16      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      13/22( 59%)   
B17      7/ 8( 87%)   4/ 8( 50%)   5/ 8( 62%)    0/2    0/2       7/22( 31%)   
B20      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
B22      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      13/22( 59%)   
B23      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       9/22( 40%)   
C13      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2      11/22( 50%)   
C16      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
C21      8/ 8(100%)   4/ 8( 50%)   1/ 8( 12%)    1/2    0/2      10/22( 45%)   
C24      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            38/53     ( 71%)
Total logic cells used:                        170/576    ( 29%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.39/4    ( 84%)
Total fan-in:                                 577/2304    ( 25%)

Total input pins required:                      27
Total input I/O cell registers required:         0
Total output pins required:                     17
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    170
Total flipflops required:                       16
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      7   0   0   0   0   0   7   0   0   0   3   0   0   8   8   2   8   8   8   7   8   8   0   0   8     90/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   7   8   0   8   7   0   0   2   0   8   8   0     48/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   8   0   0   0   0   8   0   0   8     32/0  

Total:   7   0   0   0   0   0   7   0   0   0   3   0   0  23  16   2  24  15   8   7  10  16   8   8  16    170/0  



Device-Specific Information:                       d:\project1\cpu\acc_alu.rpt
acc_alu

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  67      -     -    B    --      INPUT                0    0    0    5  add
   6      -     -    -    04      INPUT                0    0    0    8  BR0
   7      -     -    -    03      INPUT                0    0    0    6  BR1
  80      -     -    -    23      INPUT                0    0    0    6  BR2
  42      -     -    -    --      INPUT                0    0    0    6  BR3
  44      -     -    -    --      INPUT                0    0    0    6  BR4
  84      -     -    -    --      INPUT                0    0    0    6  BR5
  43      -     -    -    --      INPUT                0    0    0    6  BR6
  19      -     -    A    --      INPUT                0    0    0    6  BR7
  50      -     -    -    17      INPUT                0    0    0    6  BR8
  29      -     -    C    --      INPUT                0    0    0    6  BR9
  60      -     -    C    --      INPUT                0    0    0    6  BR10
  28      -     -    C    --      INPUT                0    0    0    6  BR11
  65      -     -    B    --      INPUT                0    0    0    6  BR12
  21      -     -    B    --      INPUT                0    0    0    6  BR13
  22      -     -    B    --      INPUT                0    0    0    6  BR14
  24      -     -    B    --      INPUT                0    0    0    4  BR15
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  78      -     -    -    24      INPUT                0    0    0    5  logic_and
  23      -     -    B    --      INPUT                0    0    0    5  logic_not
  52      -     -    -    19      INPUT                0    0    0    5  logic_or
   2      -     -    -    --      INPUT                0    0    0   16  reset
  25      -     -    B    --      INPUT                0    0    0    5  shiftl
  35      -     -    -    06      INPUT                0    0    0    1  shiftl_in
  66      -     -    B    --      INPUT                0    0    0    3  shiftr
  64      -     -    B    --      INPUT                0    0    0    1  shiftr_in
  49      -     -    -    16      INPUT                0    0    0    5  sub


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                       d:\project1\cpu\acc_alu.rpt

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -