📄 62256.flow.rpt
字号:
Flow report for 62256
Sun Jul 29 20:13:31 2007
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Flow Summary
3. Flow Settings
4. Flow Non-Default Global Settings
5. Flow Elapsed Time
6. Flow Log
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------+
; Flow Summary ;
+-------------------------+------------------------------------------+
; Flow Status ; Successful - Sun Jul 29 20:13:31 2007 ;
; Quartus II Version ; 6.0 Build 178 04/27/2006 SJ Full Version ;
; Revision Name ; 62256 ;
; Top-level Entity Name ; inter62256 ;
; Family ; MAX II ;
; Device ; EPM240T100C5 ;
; Timing Models ; Final ;
; Met timing requirements ; Yes ;
; Total logic elements ; 106 / 240 ( 44 % ) ;
; Total pins ; 57 / 80 ( 71 % ) ;
; Total virtual pins ; 0 ;
; UFM blocks ; 0 / 1 ( 0 % ) ;
+-------------------------+------------------------------------------+
+-----------------------------------------+
; Flow Settings ;
+-------------------+---------------------+
; Option ; Setting ;
+-------------------+---------------------+
; Start date & time ; 07/29/2007 20:13:07 ;
; Main task ; Compilation ;
; Revision Name ; 62256 ;
+-------------------+---------------------+
+--------------------------------------------------------------------------------------------+
; Flow Non-Default Global Settings ;
+------------------------+--------------------+---------------+-------------+----------------+
; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
+------------------------+--------------------+---------------+-------------+----------------+
; EDA_OUTPUT_DATA_FORMAT ; Verilog ; -- ; -- ; eda_simulation ;
; EDA_SIMULATION_TOOL ; ModelSim (Verilog) ; <None> ; -- ; -- ;
; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ;
; TOP_LEVEL_ENTITY ; inter62256 ; 62256 ; -- ; -- ;
+------------------------+--------------------+---------------+-------------+----------------+
+-------------------------------------+
; Flow Elapsed Time ;
+----------------------+--------------+
; Module Name ; Elapsed Time ;
+----------------------+--------------+
; Analysis & Synthesis ; 00:00:05 ;
; Fitter ; 00:00:06 ;
; Assembler ; 00:00:02 ;
; Timing Analyzer ; 00:00:03 ;
; EDA Netlist Writer ; 00:00:02 ;
; Total ; 00:00:18 ;
+----------------------+--------------+
------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off 62256 -c 62256
quartus_fit --read_settings_files=off --write_settings_files=off 62256 -c 62256
quartus_asm --read_settings_files=off --write_settings_files=off 62256 -c 62256
quartus_tan --read_settings_files=off --write_settings_files=off 62256 -c 62256
quartus_eda --read_settings_files=off --write_settings_files=off 62256 -c 62256
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -