📄 pll_266m.v
字号:
/* Verilog netlist generated by SCUBA ispLever_v70_Prod_Build (55) *//* Module Version: 3.4 *//* e:\ispTOOLS7_0\ispfpga\bin\nt\scuba.exe -w -n pll -lang verilog -synth synplify -arch ep5m00 -type pll -fin 80 -phase_cntl STATIC -mdiv 3 -ndiv 10 -vdiv 8 -delay_cntl STATIC -fdel 0 -fb_mode CLOCKTREE -phaseadj 0.0 -duty 8 -kdiv 2 -norst -e *//* Fri Oct 12 11:29:04 2007 *//* give the system for inference clock 80M input and 266.667M output*/`timescale 1 ns / 1 psmodule pll_266M (CLK, CLKOP, CLKOS, CLKOK, LOCK); input CLK; output CLKOP; output CLKOS; output CLKOK; output LOCK; wire CLK_t; VLO scuba_vlo_inst (.Z(scuba_vlo)); // synopsys translate_off defparam PLLDInst_0.CLKOK_BYPASS = "DISABLED" ; defparam PLLDInst_0.CLKOK_DIV = 2 ; defparam PLLDInst_0.CLKOS_BYPASS = "DISABLED" ; defparam PLLDInst_0.CLKOP_BYPASS = "DISABLED" ; defparam PLLDInst_0.DELAY_CNTL = "STATIC" ; defparam PLLDInst_0.PHASE_CNTL = "STATIC" ; defparam PLLDInst_0.FDEL = 0 ; defparam PLLDInst_0.DUTY = 8 ; defparam PLLDInst_0.PHASEADJ = "0.0" ; defparam PLLDInst_0.CLKOP_DIV = 4 ; defparam PLLDInst_0.CLKFB_DIV = 10 ; defparam PLLDInst_0.CLKI_DIV = 3 ; // synopsys translate_on EHXPLLD PLLDInst_0 (.CLKI(CLK_t), .CLKFB(CLKOP_t), .RST(scuba_vlo), .RSTK(scuba_vlo), .DPAMODE(scuba_vlo), .DRPAI3(scuba_vlo), .DRPAI2(scuba_vlo), .DRPAI1(scuba_vlo), .DRPAI0(scuba_vlo), .DFPAI3(scuba_vlo), .DFPAI2(scuba_vlo), .DFPAI1(scuba_vlo), .DFPAI0(scuba_vlo), .DDAMODE(scuba_vlo), .DDAIZR(scuba_vlo), .DDAILAG(scuba_vlo), .DDAIDEL0(scuba_vlo), .DDAIDEL1(scuba_vlo), .DDAIDEL2(scuba_vlo), .CLKOP(CLKOP_t), .CLKOS(CLKOS), .CLKOK(CLKOK), .LOCK(LOCK), .CLKINTFB()) /* synthesis CLKOK_BYPASS="DISABLED" */ /* synthesis FREQUENCY_PIN_CLKOK="133.333333" */ /* synthesis CLKOK_DIV="2" */ /* synthesis CLKOS_BYPASS="DISABLED" */ /* synthesis FREQUENCY_PIN_CLKOS="266.666667" */ /* synthesis FREQUENCY_PIN_CLKOP="266.666667" */ /* synthesis CLKOP_BYPASS="DISABLED" */ /* synthesis DELAY_CNTL="STATIC" */ /* synthesis PHASE_CNTL="STATIC" */ /* synthesis FDEL="0" */ /* synthesis DUTY="8" */ /* synthesis PHASEADJ="0.0" */ /* synthesis FREQUENCY_PIN_CLKI="80.000000" */ /* synthesis CLKOP_DIV="4" */ /* synthesis CLKFB_DIV="10" */ /* synthesis CLKI_DIV="3" */ /* synthesis FIN="80.000000" */; assign CLKOP = CLKOP_t; assign CLK_t = CLK; // exemplar begin // exemplar attribute PLLDInst_0 CLKOK_BYPASS DISABLED // exemplar attribute PLLDInst_0 FREQUENCY_PIN_CLKOK 133.333333 // exemplar attribute PLLDInst_0 CLKOK_DIV 2 // exemplar attribute PLLDInst_0 CLKOS_BYPASS DISABLED // exemplar attribute PLLDInst_0 FREQUENCY_PIN_CLKOS 266.666667 // exemplar attribute PLLDInst_0 FREQUENCY_PIN_CLKOP 266.666667 // exemplar attribute PLLDInst_0 CLKOP_BYPASS DISABLED // exemplar attribute PLLDInst_0 DELAY_CNTL STATIC // exemplar attribute PLLDInst_0 PHASE_CNTL STATIC // exemplar attribute PLLDInst_0 FDEL 0 // exemplar attribute PLLDInst_0 DUTY 8 // exemplar attribute PLLDInst_0 PHASEADJ 0.0 // exemplar attribute PLLDInst_0 FREQUENCY_PIN_CLKI 80.000000 // exemplar attribute PLLDInst_0 CLKOP_DIV 4 // exemplar attribute PLLDInst_0 CLKFB_DIV 10 // exemplar attribute PLLDInst_0 CLKI_DIV 3 // exemplar attribute PLLDInst_0 FIN 80.000000 // exemplar endendmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -