⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 div_js.fit.rpt

📁 技术分频器。把时钟分为奇数个
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; Auto Merge PLLs                                                       ; On                             ; On                             ;
; Perform Physical Synthesis for Combinational Logic for Fitting        ; Off                            ; Off                            ;
; Perform Physical Synthesis for Combinational Logic for Performance    ; Off                            ; Off                            ;
; Perform Register Duplication for Performance                          ; Off                            ; Off                            ;
; Perform Logic to Memory Mapping for Fitting                           ; Off                            ; Off                            ;
; Perform Register Retiming for Performance                             ; Off                            ; Off                            ;
; Perform Asynchronous Signal Pipelining                                ; Off                            ; Off                            ;
; Fitter Effort                                                         ; Auto Fit                       ; Auto Fit                       ;
; Physical Synthesis Effort Level                                       ; Normal                         ; Normal                         ;
; Logic Cell Insertion - Logic Duplication                              ; Auto                           ; Auto                           ;
; Auto Register Duplication                                             ; Auto                           ; Auto                           ;
; Auto Global Clock                                                     ; On                             ; On                             ;
; Auto Global Register Control Signals                                  ; On                             ; On                             ;
; Stop After Congestion Map Generation                                  ; Off                            ; Off                            ;
; Save Intermediate Fitting Results                                     ; Off                            ; Off                            ;
; Use smart compilation                                                 ; Off                            ; Off                            ;
+-----------------------------------------------------------------------+--------------------------------+--------------------------------+


+-----------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Fitter Netlist Optimizations                                                                                                                                    ;
+--------------+------------+---------------------------------------------------+--------------------------+-----------+-----------------------+------------------+
; Node         ; Action     ; Operation                                         ; Reason                   ; Node Port ; Destination Node      ; Destination Port ;
+--------------+------------+---------------------------------------------------+--------------------------+-----------+-----------------------+------------------+
; count1[0]    ; Duplicated ; Router Logic Cell Insertion and Logic Duplication ; Routability optimization ;           ; count1[0]~DUPLICATE   ;                  ;
; count1[0]~77 ; Duplicated ; Router Logic Cell Insertion and Logic Duplication ; Routability optimization ;           ; count1[0]~77DUPLICATE ;                  ;
+--------------+------------+---------------------------------------------------+--------------------------+-----------+-----------------------+------------------+


+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in F:/school/EDA/王志娟EDA/div_js/div_js.pin.


+----------------------------------------------------------------------+
; Fitter Resource Usage Summary                                        ;
+----------------------------------------------+-----------------------+
; Resource                                     ; Usage                 ;
+----------------------------------------------+-----------------------+
; ALUTs Used                                   ; 12 / 12,480 ( < 1 % ) ;
; Dedicated logic registers                    ; 11 / 12,480 ( < 1 % ) ;
;                                              ;                       ;
; ALUTs Unavailable                            ; 0                     ;
;     -- Due to unpartnered 7 input function   ; 0                     ;
;     -- Due to unpartnered 6 input function   ; 0                     ;
;                                              ;                       ;
; Combinational ALUT usage by number of inputs ;                       ;
;     -- 7 input functions                     ; 0                     ;
;     -- 6 input functions                     ; 0                     ;
;     -- 5 input functions                     ; 2                     ;
;     -- 4 input functions                     ; 4                     ;
;     -- <=3 input functions                   ; 6                     ;
;                                              ;                       ;
; Combinational ALUTs by mode                  ;                       ;
;     -- normal mode                           ; 12                    ;
;     -- extended LUT mode                     ; 0                     ;
;     -- arithmetic mode                       ; 0                     ;
;     -- shared arithmetic mode                ; 0                     ;
;                                              ;                       ;
; Logic utilization                            ; 12 / 12,480 ( < 1 % ) ;
;     -- ALUT/register pairs used              ; 12                    ;
;         -- Combinational with no register    ; 1                     ;
;         -- Register only                     ; 0                     ;
;         -- Combinational with a register     ; 11                    ;
;     -- ALUT/register pairs unavailable       ; 0                     ;
;                                              ;                       ;
; Total registers*                             ; 11 / 14,410 ( < 1 % ) ;
;     -- Dedicated logic registers             ; 11 / 12,480 ( < 1 % ) ;
;     -- I/O registers                         ; 0 / 1,930 ( 0 % )     ;
;                                              ;                       ;
; ALMs:  partially or completely used          ; 6 / 6,240 ( < 1 % )   ;
;                                              ;                       ;
; Total LABs:  partially or completely used    ; 1 / 780 ( < 1 % )     ;
;                                              ;                       ;
; User inserted logic elements                 ; 0                     ;
; Virtual pins                                 ; 0                     ;
; I/O pins                                     ; 2 / 343 ( < 1 % )     ;
;     -- Clock pins                            ; 1 / 16 ( 6 % )        ;
; Global signals                               ; 1                     ;
; M512s                                        ; 0 / 104 ( 0 % )       ;
; M4Ks                                         ; 0 / 78 ( 0 % )        ;
; Total block memory bits                      ; 0 / 419,328 ( 0 % )   ;
; Total block memory implementation bits       ; 0 / 419,328 ( 0 % )   ;
; DSP block 9-bit elements                     ; 0 / 96 ( 0 % )        ;
; PLLs                                         ; 0 / 6 ( 0 % )         ;
; Global clocks                                ; 1 / 16 ( 6 % )        ;
; Regional clocks                              ; 0 / 32 ( 0 % )        ;
; SERDES transmitters                          ; 0 / 38 ( 0 % )        ;
; SERDES receivers                             ; 0 / 42 ( 0 % )        ;
; Average interconnect usage                   ; 0%                    ;
; Peak interconnect usage                      ; 0%                    ;
; Maximum fan-out node                         ; clk~clkctrl           ;
; Maximum fan-out                              ; 11                    ;
; Highest non-global fan-out signal            ; count2[0]             ;
; Highest non-global fan-out                   ; 5                     ;
; Total fan-out                                ; 59                    ;
; Average fan-out                              ; 2.19                  ;
+----------------------------------------------+-----------------------+
*  Register count does not include registers inside block RAM or DSP blocks.



+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins                                                                                                                                                                                                                                                 ;
+------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+
; Name ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Cell number ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination ; Location assigned by ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -