⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 taxi.map.rpt

📁 在Quatus下用VerilogHDL语言编写
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Analysis & Synthesis report for taxi
Fri Jul 06 14:03:33 2007
Quartus II Version 7.1 Build 156 04/30/2007 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Default Parameter Settings
  5. Analysis & Synthesis Source Files Read
  6. Analysis & Synthesis Resource Usage Summary
  7. Analysis & Synthesis Resource Utilization by Entity
  8. General Register Statistics
  9. Inverted Register Statistics
 10. Source assignments for lpm_counter:cha3_rtl_0
 11. Source assignments for lpm_counter:km1_rtl_1
 12. Source assignments for lpm_counter:min1_rtl_2
 13. Parameter Settings for Inferred Entity Instance: lpm_counter:cha3_rtl_0
 14. Parameter Settings for Inferred Entity Instance: lpm_counter:km1_rtl_1
 15. Parameter Settings for Inferred Entity Instance: lpm_counter:min1_rtl_2
 16. Parameter Settings for Inferred Entity Instance: lpm_add_sub:Add5
 17. Parameter Settings for Inferred Entity Instance: lpm_add_sub:Add0
 18. Parameter Settings for Inferred Entity Instance: lpm_add_sub:Add1
 19. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+-----------------------------------------------------------------------+
; Analysis & Synthesis Summary                                          ;
+-----------------------------+-----------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Jul 06 14:03:33 2007   ;
; Quartus II Version          ; 7.1 Build 156 04/30/2007 SJ Web Edition ;
; Revision Name               ; taxi                                    ;
; Top-level Entity Name       ; taxi                                    ;
; Family                      ; FLEX10K                                 ;
; Total logic elements        ; 140                                     ;
; Total pins                  ; 38                                      ;
; Total memory bits           ; 0                                       ;
+-----------------------------+-----------------------------------------+


+-------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                             ;
+----------------------------------------------------------+----------------+---------------+
; Option                                                   ; Setting        ; Default Value ;
+----------------------------------------------------------+----------------+---------------+
; Device                                                   ; EPF10K10LC84-4 ;               ;
; Top-level entity name                                    ; taxi           ; taxi          ;
; Family name                                              ; FLEX10K        ; Stratix       ;
; Create Debugging Nodes for IP Cores                      ; Off            ; Off           ;
; Preserve fewer node names                                ; On             ; On            ;
; Disable OpenCore Plus hardware evaluation                ; Off            ; Off           ;
; Verilog Version                                          ; Verilog_2001   ; Verilog_2001  ;
; VHDL Version                                             ; VHDL93         ; VHDL93        ;
; State Machine Processing                                 ; Auto           ; Auto          ;
; Safe State Machine                                       ; Off            ; Off           ;
; Extract Verilog State Machines                           ; On             ; On            ;
; Extract VHDL State Machines                              ; On             ; On            ;
; Ignore Verilog initial constructs                        ; Off            ; Off           ;
; Add Pass-Through Logic to Inferred RAMs                  ; On             ; On            ;
; NOT Gate Push-Back                                       ; On             ; On            ;
; Power-Up Don't Care                                      ; On             ; On            ;
; Remove Redundant Logic Cells                             ; Off            ; Off           ;
; Remove Duplicate Registers                               ; On             ; On            ;
; Ignore CARRY Buffers                                     ; Off            ; Off           ;
; Ignore CASCADE Buffers                                   ; Off            ; Off           ;
; Ignore GLOBAL Buffers                                    ; Off            ; Off           ;
; Ignore ROW GLOBAL Buffers                                ; Off            ; Off           ;
; Ignore LCELL Buffers                                     ; Off            ; Off           ;
; Ignore SOFT Buffers                                      ; On             ; On            ;
; Limit AHDL Integers to 32 Bits                           ; Off            ; Off           ;
; Auto Implement in ROM                                    ; Off            ; Off           ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K     ; Area           ; Area          ;
; Carry Chain Length -- FLEX 10K                           ; 32             ; 32            ;
; Cascade Chain Length                                     ; 2              ; 2             ;
; Auto Carry Chains                                        ; On             ; On            ;
; Auto Open-Drain Pins                                     ; On             ; On            ;
; Auto ROM Replacement                                     ; On             ; On            ;
; Auto RAM Replacement                                     ; On             ; On            ;
; Auto Clock Enable Replacement                            ; On             ; On            ;
; Auto Resource Sharing                                    ; Off            ; Off           ;
; Allow Any RAM Size For Recognition                       ; Off            ; Off           ;
; Allow Any ROM Size For Recognition                       ; Off            ; Off           ;
; Ignore translate_off and synthesis_off directives        ; Off            ; Off           ;
; Show Parameter Settings Tables in Synthesis Report       ; On             ; On            ;
; HDL message level                                        ; Level2         ; Level2        ;
; Suppress Register Optimization Related Messages          ; Off            ; Off           ;
; Number of Removed Registers Reported in Synthesis Report ; 100            ; 100           ;
; Use smart compilation                                    ; Off            ; Off           ;
+----------------------------------------------------------+----------------+---------------+


+------------------------------------------------------------+
; Analysis & Synthesis Default Parameter Settings            ;
+-------------------------------------------------+----------+
; Name                                            ; Setting  ;
+-------------------------------------------------+----------+
; INCREMENTAL_VECTOR_INPUT_SOURCE                 ; taxi.vwf ;
; SIMULATOR_GENERATE_POWERPLAY_VCD_FILE           ; ON       ;
; SIMULATOR_POWERPLAY_VCD_FILE_OUTPUT_DESTINATION ; taxi.vcd ;
+-------------------------------------------------+----------+


+--------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                                                                                                                       ;
+----------------------------------+-----------------+------------------------+--------------------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type              ; File Name with Absolute Path                                                   ;
+----------------------------------+-----------------+------------------------+--------------------------------------------------------------------------------+
; taxi.v                           ; yes             ; User Verilog HDL File  ; F:/study/course/课程设计/my taxi/taxi.v                                        ;
; lpm_counter.tdf                  ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_counter.tdf         ;
; lpm_constant.inc                 ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_constant.inc        ;
; lpm_decode.inc                   ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_decode.inc          ;
; lpm_add_sub.inc                  ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_add_sub.inc         ;
; cmpconst.inc                     ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/cmpconst.inc            ;
; lpm_compare.inc                  ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_compare.inc         ;
; lpm_counter.inc                  ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_counter.inc         ;
; dffeea.inc                       ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/dffeea.inc              ;
; alt_synch_counter.inc            ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/alt_synch_counter.inc   ;
; alt_synch_counter_f.inc          ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/alt_synch_counter_f.inc ;
; alt_counter_f10ke.inc            ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/alt_counter_f10ke.inc   ;
; alt_counter_stratix.inc          ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/alt_counter_stratix.inc ;
; aglobal71.inc                    ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/aglobal71.inc           ;
; alt_counter_f10ke.tdf            ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/alt_counter_f10ke.tdf   ;
; flex10ke_lcell.inc               ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/flex10ke_lcell.inc      ;
; lpm_add_sub.tdf                  ; yes             ; Megafunction           ; c:/my software/quartus/quartus/libraries/megafunctions/lpm_add_sub.tdf         ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -