dds_vhdl.map.rpt
来自「rom地址宽度8位」· RPT 代码 · 共 518 行 · 第 1/3 页
RPT
518 行
Analysis & Synthesis report for DDS_VHDL
Fri Dec 28 17:35:17 2007
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Analysis & Synthesis Source Files Read
5. Analysis & Synthesis Resource Usage Summary
6. Analysis & Synthesis Resource Utilization by Entity
7. Analysis & Synthesis RAM Summary
8. General Register Statistics
9. Inverted Register Statistics
10. Parameter Settings for User Entity Instance: SIN_ROM:u3|lpm_rom:lpm_rom_component
11. Parameter Settings for User Entity Instance: SIN_ROM:u6|lpm_rom:lpm_rom_component
12. Parameter Settings for Inferred Entity Instance: ADDER8B:u4|lpm_add_sub:Add0
13. Parameter Settings for Inferred Entity Instance: ADDER30B:u1|lpm_add_sub:Add0
14. Parameter Settings for Inferred Entity Instance: lpm_add_sub:Add0
15. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Dec 28 17:35:17 2007 ;
; Quartus II Version ; 6.0 Build 178 04/27/2006 SJ Full Version ;
; Revision Name ; DDS_VHDL ;
; Top-level Entity Name ; DDS_VHDL ;
; Family ; FLEX10K ;
; Total logic elements ; 64 ;
; Total pins ; 28 ;
; Total memory bits ; 4,096 ;
+-----------------------------+------------------------------------------+
+----------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+------------------------------------------------------------+-----------------+---------------+
; Option ; Setting ; Default Value ;
+------------------------------------------------------------+-----------------+---------------+
; Device ; EPF10K10TC144-4 ; ;
; Top-level entity name ; DDS_VHDL ; DDS_VHDL ;
; Family name ; FLEX10K ; Stratix ;
; Use smart compilation ; Off ; Off ;
; Create Debugging Nodes for IP Cores ; Off ; Off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; State Machine Processing ; Auto ; Auto ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Auto Implement in ROM ; Off ; Off ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K ; Area ; Area ;
; Carry Chain Length -- FLEX 10K ; 32 ; 32 ;
; Cascade Chain Length ; 2 ; 2 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto Clock Enable Replacement ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Ignore translate_off and translate_on Synthesis Directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
; HDL message level ; Level2 ; Level2 ;
+------------------------------------------------------------+-----------------+---------------+
+--------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; ADDER30B.vhd ; yes ; User VHDL File ; D:/source/Quartus/backup/DDS_2/ADDER30B.vhd ;
; ADDER8B.vhd ; yes ; User VHDL File ; D:/source/Quartus/backup/DDS_2/ADDER8B.vhd ;
; DDS_VHDL.vhd ; yes ; User VHDL File ; D:/source/Quartus/backup/DDS_2/DDS_VHDL.vhd ;
; REG30B.VHDL ; yes ; User VHDL File ; D:/source/Quartus/backup/DDS_2/REG30B.VHDL ;
; REG8B.vhd ; yes ; User VHDL File ; D:/source/Quartus/backup/DDS_2/REG8B.vhd ;
; SIN_ROM.vhd ; yes ; Other ; D:/source/Quartus/backup/DDS_2/SIN_ROM.vhd ;
; lpm_rom.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/lpm_rom.tdf ;
; altrom.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/altrom.inc ;
; aglobal60.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/aglobal60.inc ;
; altrom.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/altrom.tdf ;
; memmodes.inc ; yes ; Other ; c:/altera/quartus60/libraries/others/maxplus2/memmodes.inc ;
; lpm_decode.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/lpm_decode.inc ;
; lpm_mux.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/lpm_mux.inc ;
; altqpram.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/altqpram.inc ;
; altsyncram.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/altsyncram.inc ;
; lpm_add_sub.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/lpm_add_sub.tdf ;
; addcore.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/addcore.inc ;
; look_add.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/look_add.inc ;
; bypassff.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/bypassff.inc ;
; altshift.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/altshift.inc ;
; alt_stratix_add_sub.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/alt_stratix_add_sub.inc ;
; alt_mercury_add_sub.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/alt_mercury_add_sub.inc ;
; addcore.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/addcore.tdf ;
; a_csnbuffer.inc ; yes ; Other ; c:/altera/quartus60/libraries/megafunctions/a_csnbuffer.inc ;
; a_csnbuffer.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/a_csnbuffer.tdf ;
; altshift.tdf ; yes ; Megafunction ; c:/altera/quartus60/libraries/megafunctions/altshift.tdf ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+-----------------------------------+---------+
; Resource ; Usage ;
+-----------------------------------+---------+
; Total logic elements ; 64 ;
; Total combinational functions ; 32 ;
; -- Total 4-input functions ; 0 ;
; -- Total 3-input functions ; 0 ;
; -- Total 2-input functions ; 18 ;
; -- Total 1-input functions ; 14 ;
; -- Total 0-input functions ; 0 ;
; Combinational cells for routing ; 0 ;
; Total registers ; 32 ;
; Total logic cells in carry chains ; 32 ;
; I/O pins ; 28 ;
; Total memory bits ; 4096 ;
; Maximum fan-out node ; CLK ;
; Maximum fan-out ; 40 ;
; Total fan-out ; 311 ;
; Average fan-out ; 2.88 ;
+-----------------------------------+---------+
+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+---------------------------------------+-------------+--------------+-------------+------+--------------+-------------------+------------------+-----------------+------------+------------------------------------------------------------------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name ;
+---------------------------------------+-------------+--------------+-------------+------+--------------+-------------------+------------------+-----------------+------------+------------------------------------------------------------------------------+
; |DDS_VHDL ; 64 (8) ; 32 ; 4096 ; 28 ; 32 (0) ; 32 (8) ; 0 (0) ; 32 (0) ; 0 (0) ; |DDS_VHDL ;
; |ADDER30B:u1| ; 16 (0) ; 0 ; 0 ; 0 ; 16 (0) ; 0 (0) ; 0 (0) ; 16 (0) ; 0 (0) ; |DDS_VHDL|ADDER30B:u1 ;
; |lpm_add_sub:Add0| ; 16 (0) ; 0 ; 0 ; 0 ; 16 (0) ; 0 (0) ; 0 (0) ; 16 (0) ; 0 (0) ; |DDS_VHDL|ADDER30B:u1|lpm_add_sub:Add0 ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?