📄 top.sim.rpt
字号:
Simulator report for top
Wed Jun 13 09:45:37 2007
Version 5.1 Build 216 03/06/2006 Service Pack 2 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. |rs|RSDecoder:inst1|lpm_ram_dp0:ram2|altsyncram:altsyncram_component|altsyncram_lva1:auto_generated|ALTSYNCRAM
6. |rs|RSEncoder:inst|lpm_ram_dp0:C|altsyncram:altsyncram_component|altsyncram_lva1:auto_generated|ALTSYNCRAM
7. |rs|RSDecoder:inst1|lpm_ram_dp0:ram1|altsyncram:altsyncram_component|altsyncram_lva1:auto_generated|ALTSYNCRAM
8. Coverage Summary
9. Complete 1/0-Value Coverage
10. Missing 1-Value Coverage
11. Missing 0-Value Coverage
12. Simulator INI Usage
13. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 40.0 us ;
; Simulation Netlist Size ; 1624 nodes ;
; Simulation Coverage ; 94.06 % ;
; Total Number of Transitions ; 216132 ;
; Family ; Cyclone ;
; Device ; EP1C6Q240C8 ;
+-----------------------------+--------------+
+------------------------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings ;
+-----------------------------------------------------------------+--------------------------------------------------------+---------------+
; Option ; Setting ; Default Value ;
+-----------------------------------------------------------------+--------------------------------------------------------+---------------+
; Simulation mode ; Timing ; Timing ;
; Start time ; 0 ns ; 0 ns ;
; Vector input source ; D:\6.11开始\RS_19_31_EP1C6Q240_TEST1\adderror_test.vwf ; ;
; Add pins automatically to simulation output waveforms ; On ; On ;
; Check outputs ; Off ; Off ;
; Report simulation coverage ; On ; On ;
; Detect setup and hold time violations ; Off ; Off ;
; Detect glitches ; Off ; Off ;
; Automatically save/load simulation netlist ; Off ; Off ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -