⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_qiangdaqi.tan.qmsg

📁 用verilog实现的抢答器程序,在Quartus II上编译通过并成功运行
💻 QMSG
📖 第 1 页 / 共 4 页
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "S3 register register Q\[3\] Q\[3\] 420.17 MHz Internal " "Info: Clock \"S3\" Internal fmax is restricted to 420.17 MHz between source register \"Q\[3\]\" and destination register \"Q\[3\]\"" { { "Info" "ITDB_CLOCK_RATE" "clock 2.38 ns " "Info: fmax restricted to clock pin edge rate 2.38 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.688 ns + Longest register register " "Info: + Longest register to register delay is 1.688 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Q\[3\] 1 REG LCFF_X31_Y35_N31 6 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X31_Y35_N31; Fanout = 6; REG Node = 'Q\[3\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { Q[3] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.452 ns) + CELL(0.150 ns) 0.602 ns WideNor0~11 2 COMB LCCOMB_X30_Y35_N20 3 " "Info: 2: + IC(0.452 ns) + CELL(0.150 ns) = 0.602 ns; Loc. = LCCOMB_X30_Y35_N20; Fanout = 3; COMB Node = 'WideNor0~11'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "0.602 ns" { Q[3] WideNor0~11 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.426 ns) + CELL(0.660 ns) 1.688 ns Q\[3\] 3 REG LCFF_X31_Y35_N31 6 " "Info: 3: + IC(0.426 ns) + CELL(0.660 ns) = 1.688 ns; Loc. = LCFF_X31_Y35_N31; Fanout = 6; REG Node = 'Q\[3\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.086 ns" { WideNor0~11 Q[3] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.810 ns ( 47.99 % ) " "Info: Total cell delay = 0.810 ns ( 47.99 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.878 ns ( 52.01 % ) " "Info: Total interconnect delay = 0.878 ns ( 52.01 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.688 ns" { Q[3] WideNor0~11 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "1.688 ns" { Q[3] WideNor0~11 Q[3] } { 0.000ns 0.452ns 0.426ns } { 0.000ns 0.150ns 0.660ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "S3 destination 2.130 ns + Shortest register " "Info: + Shortest clock path from clock \"S3\" to destination register is 2.130 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.979 ns) 0.979 ns S3 1 CLK PIN_D13 1 " "Info: 1: + IC(0.000 ns) + CELL(0.979 ns) = 0.979 ns; Loc. = PIN_D13; Fanout = 1; CLK Node = 'S3'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { S3 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.614 ns) + CELL(0.537 ns) 2.130 ns Q\[3\] 2 REG LCFF_X31_Y35_N31 6 " "Info: 2: + IC(0.614 ns) + CELL(0.537 ns) = 2.130 ns; Loc. = LCFF_X31_Y35_N31; Fanout = 6; REG Node = 'Q\[3\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.151 ns" { S3 Q[3] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.516 ns ( 71.17 % ) " "Info: Total cell delay = 1.516 ns ( 71.17 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.614 ns ( 28.83 % ) " "Info: Total interconnect delay = 0.614 ns ( 28.83 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "S3 source 2.130 ns - Longest register " "Info: - Longest clock path from clock \"S3\" to source register is 2.130 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.979 ns) 0.979 ns S3 1 CLK PIN_D13 1 " "Info: 1: + IC(0.000 ns) + CELL(0.979 ns) = 0.979 ns; Loc. = PIN_D13; Fanout = 1; CLK Node = 'S3'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { S3 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.614 ns) + CELL(0.537 ns) 2.130 ns Q\[3\] 2 REG LCFF_X31_Y35_N31 6 " "Info: 2: + IC(0.614 ns) + CELL(0.537 ns) = 2.130 ns; Loc. = LCFF_X31_Y35_N31; Fanout = 6; REG Node = 'Q\[3\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.151 ns" { S3 Q[3] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.516 ns ( 71.17 % ) " "Info: Total cell delay = 1.516 ns ( 71.17 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.614 ns ( 28.83 % ) " "Info: Total interconnect delay = 0.614 ns ( 28.83 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } } { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.250 ns + " "Info: + Micro clock to output delay of source is 0.250 ns" {  } { { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.036 ns + " "Info: + Micro setup delay of destination is -0.036 ns" {  } { { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.688 ns" { Q[3] WideNor0~11 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "1.688 ns" { Q[3] WideNor0~11 Q[3] } { 0.000ns 0.452ns 0.426ns } { 0.000ns 0.150ns 0.660ns } "" } } { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } } { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.130 ns" { S3 Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.130 ns" { S3 S3~combout Q[3] } { 0.000ns 0.000ns 0.614ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "fmax restricted to %1!s! pin edge rate %2!s!. Expand message to see actual delay path." 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { Q[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "" { Q[3] } {  } {  } "" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 22 -1 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0 "" 0}
{ "Info" "ITDB_TSU_RESULT" "Q\[1\] K S1 2.506 ns register " "Info: tsu for register \"Q\[1\]\" (data pin = \"K\", clock pin = \"S1\") is 2.506 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.677 ns + Longest pin register " "Info: + Longest pin to register delay is 4.677 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.999 ns) 0.999 ns K 1 PIN PIN_P2 2 " "Info: 1: + IC(0.000 ns) + CELL(0.999 ns) = 0.999 ns; Loc. = PIN_P2; Fanout = 2; PIN Node = 'K'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { K } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.146 ns) + CELL(0.438 ns) 3.583 ns WideNor0~11 2 COMB LCCOMB_X30_Y35_N20 3 " "Info: 2: + IC(2.146 ns) + CELL(0.438 ns) = 3.583 ns; Loc. = LCCOMB_X30_Y35_N20; Fanout = 3; COMB Node = 'WideNor0~11'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.584 ns" { K WideNor0~11 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.434 ns) + CELL(0.660 ns) 4.677 ns Q\[1\] 3 REG LCFF_X30_Y35_N29 6 " "Info: 3: + IC(0.434 ns) + CELL(0.660 ns) = 4.677 ns; Loc. = LCFF_X30_Y35_N29; Fanout = 6; REG Node = 'Q\[1\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.094 ns" { WideNor0~11 Q[1] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 10 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.097 ns ( 44.84 % ) " "Info: Total cell delay = 2.097 ns ( 44.84 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.580 ns ( 55.16 % ) " "Info: Total interconnect delay = 2.580 ns ( 55.16 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "4.677 ns" { K WideNor0~11 Q[1] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "4.677 ns" { K K~combout WideNor0~11 Q[1] } { 0.000ns 0.000ns 2.146ns 0.434ns } { 0.000ns 0.999ns 0.438ns 0.660ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.036 ns + " "Info: + Micro setup delay of destination is -0.036 ns" {  } { { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 10 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "S1 destination 2.135 ns - Shortest register " "Info: - Shortest clock path from clock \"S1\" to destination register is 2.135 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.979 ns) 0.979 ns S1 1 CLK PIN_C13 1 " "Info: 1: + IC(0.000 ns) + CELL(0.979 ns) = 0.979 ns; Loc. = PIN_C13; Fanout = 1; CLK Node = 'S1'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { S1 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.619 ns) + CELL(0.537 ns) 2.135 ns Q\[1\] 2 REG LCFF_X30_Y35_N29 6 " "Info: 2: + IC(0.619 ns) + CELL(0.537 ns) = 2.135 ns; Loc. = LCFF_X30_Y35_N29; Fanout = 6; REG Node = 'Q\[1\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.156 ns" { S1 Q[1] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 10 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.516 ns ( 71.01 % ) " "Info: Total cell delay = 1.516 ns ( 71.01 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.619 ns ( 28.99 % ) " "Info: Total interconnect delay = 0.619 ns ( 28.99 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.135 ns" { S1 Q[1] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.135 ns" { S1 S1~combout Q[1] } { 0.000ns 0.000ns 0.619ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "4.677 ns" { K WideNor0~11 Q[1] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "4.677 ns" { K K~combout WideNor0~11 Q[1] } { 0.000ns 0.000ns 2.146ns 0.434ns } { 0.000ns 0.999ns 0.438ns 0.660ns } "" } } { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.135 ns" { S1 Q[1] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.135 ns" { S1 S1~combout Q[1] } { 0.000ns 0.000ns 0.619ns } { 0.000ns 0.979ns 0.537ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "S2 HEX0\[3\] Q\[2\] 7.583 ns register " "Info: tco from clock \"S2\" to destination pin \"HEX0\[3\]\" through register \"Q\[2\]\" is 7.583 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "S2 source 2.336 ns + Longest register " "Info: + Longest clock path from clock \"S2\" to source register is 2.336 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.850 ns) 0.850 ns S2 1 CLK PIN_B11 1 " "Info: 1: + IC(0.000 ns) + CELL(0.850 ns) = 0.850 ns; Loc. = PIN_B11; Fanout = 1; CLK Node = 'S2'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { S2 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.949 ns) + CELL(0.537 ns) 2.336 ns Q\[2\] 2 REG LCFF_X30_Y35_N9 6 " "Info: 2: + IC(0.949 ns) + CELL(0.537 ns) = 2.336 ns; Loc. = LCFF_X30_Y35_N9; Fanout = 6; REG Node = 'Q\[2\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.486 ns" { S2 Q[2] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.387 ns ( 59.38 % ) " "Info: Total cell delay = 1.387 ns ( 59.38 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.949 ns ( 40.63 % ) " "Info: Total interconnect delay = 0.949 ns ( 40.63 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.336 ns" { S2 Q[2] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.336 ns" { S2 S2~combout Q[2] } { 0.000ns 0.000ns 0.949ns } { 0.000ns 0.850ns 0.537ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.250 ns + " "Info: + Micro clock to output delay of source is 0.250 ns" {  } { { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 16 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.997 ns + Longest register pin " "Info: + Longest register to pin delay is 4.997 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Q\[2\] 1 REG LCFF_X30_Y35_N9 6 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X30_Y35_N9; Fanout = 6; REG Node = 'Q\[2\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "" { Q[2] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.997 ns) + CELL(0.376 ns) 1.373 ns Decoder0~53 2 COMB LCCOMB_X30_Y35_N10 2 " "Info: 2: + IC(0.997 ns) + CELL(0.376 ns) = 1.373 ns; Loc. = LCCOMB_X30_Y35_N10; Fanout = 2; COMB Node = 'Decoder0~53'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "1.373 ns" { Q[2] Decoder0~53 } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 27 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.796 ns) + CELL(2.828 ns) 4.997 ns HEX0\[3\] 3 PIN PIN_J10 0 " "Info: 3: + IC(0.796 ns) + CELL(2.828 ns) = 4.997 ns; Loc. = PIN_J10; Fanout = 0; PIN Node = 'HEX0\[3\]'" {  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "3.624 ns" { Decoder0~53 HEX0[3] } "NODE_NAME" } } { "qiangdaqi.v" "" { Text "E:/zzs2/qiangdaqi.v" 3 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.204 ns ( 64.12 % ) " "Info: Total cell delay = 3.204 ns ( 64.12 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.793 ns ( 35.88 % ) " "Info: Total interconnect delay = 1.793 ns ( 35.88 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "4.997 ns" { Q[2] Decoder0~53 HEX0[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "4.997 ns" { Q[2] Decoder0~53 HEX0[3] } { 0.000ns 0.997ns 0.796ns } { 0.000ns 0.376ns 2.828ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "2.336 ns" { S2 Q[2] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "2.336 ns" { S2 S2~combout Q[2] } { 0.000ns 0.000ns 0.949ns } { 0.000ns 0.850ns 0.537ns } "" } } { "d:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/quartus/bin/TimingClosureFloorplan.fld" "" "4.997 ns" { Q[2] Decoder0~53 HEX0[3] } "NODE_NAME" } } { "d:/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/quartus/bin/Technology_Viewer.qrui" "4.997 ns" { Q[2] Decoder0~53 HEX0[3] } { 0.000ns 0.997ns 0.796ns } { 0.000ns 0.376ns 2.828ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -