jsq24_v.tan.rpt
来自「用verilog实现的记时器程序,在Quartus II上编译通过并成功运行」· RPT 代码 · 共 349 行 · 第 1/5 页
RPT
349 行
Timing Analyzer report for JSQ24_V
Tue Oct 16 18:43:11 2007
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'JM'
6. Clock Setup: 'CLK'
7. Clock Setup: 'JF'
8. Clock Setup: 'JS'
9. Clock Hold: 'JM'
10. Clock Hold: 'CLK'
11. Clock Hold: 'JF'
12. tco
13. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-----------------------+--------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-----------------------+--------------------+------------+----------+--------------+
; Worst-case tco ; N/A ; None ; 35.826 ns ; CNT24:U4|q_temp[5] ; HEX5[6] ; CLK ; -- ; 0 ;
; Clock Setup: 'CLK' ; N/A ; None ; 155.30 MHz ( period = 6.439 ns ) ; CLK_1HZ:U1|q_temp[17] ; CLK_1HZ:U1|cout ; CLK ; CLK ; 0 ;
; Clock Setup: 'JM' ; N/A ; None ; 293.43 MHz ( period = 3.408 ns ) ; CNT24:U4|q_temp[0] ; CNT24:U4|q_temp[3] ; JM ; JM ; 0 ;
; Clock Setup: 'JF' ; N/A ; None ; 337.84 MHz ( period = 2.960 ns ) ; CNT24:U4|q_temp[0] ; CNT24:U4|q_temp[3] ; JF ; JF ; 0 ;
; Clock Setup: 'JS' ; N/A ; None ; 421.76 MHz ( period = 2.371 ns ) ; CNT24:U4|q_temp[0] ; CNT24:U4|q_temp[3] ; JS ; JS ; 0 ;
; Clock Hold: 'JM' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; CNT24:U4|q_temp[7] ; CNT24:U4|q_temp[7] ; JM ; JM ; 6 ;
; Clock Hold: 'CLK' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; CNT24:U4|q_temp[7] ; CNT24:U4|q_temp[7] ; CLK ; CLK ; 6 ;
; Clock Hold: 'JF' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; CNT24:U4|q_temp[7] ; CNT24:U4|q_temp[7] ; JF ; JF ; 1 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 13 ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-----------------------+--------------------+------------+----------+--------------+
+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP2C35F672C6 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?