contr.rpt
来自「利用一块芯片完成除时钟源、按键、扬声器和显示器(数码管)之外的所有数字电路功能。」· RPT 代码 · 共 641 行 · 第 1/2 页
RPT
641 行
Project Information f:\eda\timer\contr.rpt
MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 05/16/2007 23:08:17
Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
CONTR
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
contr EPM7032SLC44-5 7 10 0 19 9 59 %
User Pins: 7 10 0
Project Information f:\eda\timer\contr.rpt
** PROJECT TIMING MESSAGES **
Warning: Timing characteristics of device EPM7032SLC44-5 are preliminary
Project Information f:\eda\timer\contr.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'sel' chosen for auto global Clock
Project Information f:\eda\timer\contr.rpt
** FILE HIERARCHY **
|lpm_add_sub:53|
|lpm_add_sub:53|addcore:adder|
|lpm_add_sub:53|addcore:adder|addcore:adder0|
|lpm_add_sub:53|altshift:result_ext_latency_ffs|
|lpm_add_sub:53|altshift:carry_ext_latency_ffs|
|lpm_add_sub:53|altshift:oflow_ext_latency_ffs|
Device-Specific Information: f:\eda\timer\contr.rpt
contr
***** Logic for device 'contr' compiled without errors.
Device: EPM7032SLC44-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
p c
c c a c l
l l u V G G G s G l k
k k s C N N N e N k m
2 3 e C D D D l D s m
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | s0
clk1 | 8 38 | #TDO
set | 9 37 | s1
GND | 10 36 | clkh
clk | 11 35 | VCC
RESERVED | 12 EPM7032SLC44-5 34 | clkm
#TMS | 13 33 | s2
RESERVED | 14 32 | #TCK
VCC | 15 31 | RESERVED
RESERVED | 16 30 | GND
RESERVED | 17 29 | s3
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R s R s R
E E E E N C E 4 E 5 E
S S S S D C S S S
E E E E E E E
R R R R R R R
V V V V V V V
E E E E E E E
D D D D D D D
N.C. = No Connect, This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 3/16( 18%) 8/16( 50%) 0/16( 0%) 5/36( 13%)
B: LC17 - LC32 16/16(100%) 12/16( 75%) 15/16( 93%) 23/36( 63%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 20/32 ( 62%)
Total logic cells used: 19/32 ( 59%)
Total shareable expanders used: 9/32 ( 28%)
Total Turbo logic cells used: 19/32 ( 59%)
Total shareable expanders not available (n/a): 6/32 ( 18%)
Average fan-in: 5.63
Total fan-in: 107
Total input pins required: 7
Total fast input logic cells required: 0
Total output pins required: 10
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 19
Total flipflops required: 3
Total product terms required: 77
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 9
Synthesized logic cells: 14/ 32 ( 43%)
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
11 (7) (A) INPUT 0 0 0 0 0 1 1 clk
8 (5) (A) INPUT 0 0 0 0 0 1 1 clk1
6 (3) (A) INPUT 0 0 0 0 0 1 1 clk2
5 (2) (A) INPUT 0 0 0 0 0 1 1 clk3
4 (1) (A) INPUT 0 0 0 0 0 10 4 pause
43 - - INPUT G 0 0 0 0 0 0 0 sel
9 (6) (A) INPUT 0 0 0 0 0 3 3 set
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
36 22 B OUTPUT s t 6 5 1 3 5 1 1 clkh
34 23 B OUTPUT s t 4 3 1 3 5 1 1 clkm
40 18 B OUTPUT s t 1 0 1 2 5 1 1 clkmm
41 17 B OUTPUT s t 1 0 1 3 5 1 1 clks
39 19 B OUTPUT s t 0 0 0 1 4 1 0 s0
37 21 B OUTPUT s t 0 0 0 1 4 1 0 s1
33 24 B OUTPUT s t 0 0 0 1 4 1 0 s2
29 27 B OUTPUT s t 0 0 0 1 4 1 0 s3
25 31 B OUTPUT s t 0 0 0 1 4 1 0 s4
27 29 B OUTPUT s t 0 0 0 1 4 1 0 s5
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(7) 4 A SOFT t 0 0 0 0 2 0 1 |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node1
(38) 20 B SOFT t 0 0 0 0 3 0 1 |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node2
(5) 2 A DFFE + t 0 0 0 0 4 10 8 tem2 (:18)
(4) 1 A DFFE + t 0 0 0 0 4 10 9 tem1 (:19)
(32) 25 B TFFE + t 0 0 0 0 3 10 9 tem0 (:20)
(28) 28 B LCELL s t 5 5 0 3 4 1 0 ~730~1~2
(31) 26 B LCELL s t 3 3 0 3 4 1 0 ~736~1~2
(24) 32 B LCELL s t 2 0 1 3 4 1 0 ~742~1~2
(26) 30 B LCELL s t 1 0 1 2 4 1 0 ~748~1~2
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+----- LC4 |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node1
| +--- LC2 tem2
| | +- LC1 tem1
| | |
| | | Other LABs fed by signals
| | | that feed LAB 'A'
LC | | | | A B | Logic cells that feed LAB 'A':
LC4 -> - - * | * - | <-- |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node1
LC2 -> - * * | * * | <-- tem2
LC1 -> * * * | * * | <-- tem1
Pin
43 -> - - - | - - | <-- sel
LC20 -> - * - | * - | <-- |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node2
LC25 -> * * * | * * | <-- tem0
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: f:\eda\timer\contr.rpt
contr
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+------------------------------- LC22 clkh
| +----------------------------- LC23 clkm
| | +--------------------------- LC18 clkmm
| | | +------------------------- LC17 clks
| | | | +----------------------- LC20 |LPM_ADD_SUB:53|addcore:adder|addcore:adder0|result_node2
| | | | | +--------------------- LC19 s0
| | | | | | +------------------- LC21 s1
| | | | | | | +----------------- LC24 s2
| | | | | | | | +--------------- LC27 s3
| | | | | | | | | +------------- LC31 s4
| | | | | | | | | | +----------- LC29 s5
| | | | | | | | | | | +--------- LC25 tem0
| | | | | | | | | | | | +------- LC28 ~730~1~2
| | | | | | | | | | | | | +----- LC26 ~736~1~2
| | | | | | | | | | | | | | +--- LC32 ~742~1~2
| | | | | | | | | | | | | | | +- LC30 ~748~1~2
| | | | | | | | | | | | | | | |
| | | | | | | | | | | | | | | | Other LABs fed by signals
| | | | | | | | | | | | | | | | that feed LAB 'B'
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?