mux_4_32_case.v

来自「Verilog HDL 高级数字设计源码 _chapter5」· Verilog 代码 · 共 22 行

V
22
字号
module Mux_4_32_case 
  (mux_out, data_3, data_2, data_1, data_0, select, enable);
	  output 	[31: 0] 	mux_out;
 	  input 	[31: 0] 	data_3, data_2, data_1, data_0;
	  input 	[1:0] 	select;
	  input 		enable;
	  reg 	[31:0]	mux_int;

	  assign mux_out = enable ? mux_int : 32'bz;

	  always @ ( data_3 or data_2 or data_1 or data_0 or select)
	    case (select)
	      0:		mux_int = data_0;
	      1:		mux_int = data_1;
	      2:		mux_int = data_2;
	      3:		mux_int = data_3;
	      default:	mux_int = 32'bx;
	    endcase
	endmodule


⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?