⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 szz.mrp

📁 VHDL设计的数字时钟
💻 MRP
字号:
Release 6.3i Map G.38Xilinx Mapping Report File for Design 'szz'Design Information------------------Command Line   : D:/Xilinx/bin/nt/map.exe -intstyle ise -p xc3s200-pq208-4 -cm
area -pr b -k 4 -c 100 -tx off -o szz_map.ncd szz.ngd szz.pcf Target Device  : x3s200Target Package : pq208Target Speed   : -4Mapper Version : spartan3 -- $Revision: 1.16.8.2 $Mapped Date    : Fri Nov 03 16:23:58 2006Design Summary--------------Number of errors:      0Number of warnings:    1Logic Utilization:  Number of Slice Flip Flops:         142 out of   3,840    3%  Number of 4 input LUTs:             239 out of   3,840    6%Logic Distribution:  Number of occupied Slices:                          186 out of   1,920    9%    Number of Slices containing only related logic:     186 out of     186  100%    Number of Slices containing unrelated logic:          0 out of     186    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            332 out of   3,840    8%  Number used as logic:                239  Number used as a route-thru:          93  Number of bonded IOBs:               19 out of     141   13%    IOB Flip Flops:                     1    IOB Latches:                       12  Number of GCLKs:                     1 out of       8   12%Total equivalent gate count for design:  3,208Additional JTAG gate count for IOBs:  912Peak Memory Usage:  71 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:DesignRules:372 - Netcheck: Gated clock. Clock net _n0054 is sourced by
   a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.Section 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
   limited output drivers. The delay on speed critical outputs can be
   dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.INFO:MapLib:535 - The following Virtex BUFG(s) is/are being retargetted to
   Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:   BUFGP symbol "inclk_BUFGP" (output signal=inclk_BUFGP)Section 4 - Removed Logic Summary---------------------------------   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   ||                                    |         |           |             | Strength | Rate |          |          | Delay |+------------------------------------------------------------------------------------------------------------------------+| EN                                 | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || dout<0>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<1>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<2>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<3>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<4>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<5>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<6>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || dout<7>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || inclk                              | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || md1                                | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || md3                                | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || md2<0>                             | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || md2<1>                             | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || selout<0>                          | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || selout<1>                          | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || selout<2>                          | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || selout<3>                          | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OLATCH1  |          |       || speak                              | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OFF1     |          |       |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 19Number of Equivalent Gates for Design = 3,208Number of RPM Macros = 0Number of Hard Macros = 0DCIRESETs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DCMs = 0GCLKs = 1ICAPs = 018X18 Multipliers = 0Block RAMs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 108IOB Dual-Rate Flops not driven by LUTs = 0IOB Dual-Rate Flops = 0IOB Slave Pads = 0IOB Master Pads = 0IOB Latches not driven by LUTs = 0IOB Latches = 12IOB Flip Flops not driven by LUTs = 1IOB Flip Flops = 1Unbonded IOBs = 0Bonded IOBs = 19Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MUXFXs = 3MULTANDs = 04 input LUTs used as Route-Thrus = 934 input LUTs = 239Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 107Slice Flip Flops = 142SliceMs = 0SliceLs = 186Slices = 186Number of LUT signals with 4 loads = 16Number of LUT signals with 3 loads = 11Number of LUT signals with 2 loads = 20Number of LUT signals with 1 load = 166NGM Average fanout of LUT = 2.40NGM Maximum fanout of LUT = 33NGM Average fanin for LUT = 3.4728Number of LUT symbols = 239Number of IPAD symbols = 5Number of IBUF symbols = 5

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -