⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 cam.fit.rpt

📁 用VHDL编写的程序
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; 1            ; 9    ; 80                     ;  0 / 80 ( 0 % )   ;  0 / 160 ( 0 % )       ;
; 1            ; 10   ; 80                     ;  0 / 80 ( 0 % )   ;  0 / 160 ( 0 % )       ;
; 1            ; 11   ; 80                     ;  0 / 80 ( 0 % )   ;  0 / 160 ( 0 % )       ;
; 2            ; 1    ; 80                     ;  0 / 80 ( 0 % )   ;  6 / 160 ( 3 % )       ;
; 2            ; 2    ; 80                     ;  0 / 80 ( 0 % )   ;  3 / 160 ( 1 % )       ;
; 2            ; 3    ; 80                     ;  0 / 80 ( 0 % )   ;  3 / 160 ( 1 % )       ;
; 2            ; 4    ; 80                     ;  0 / 80 ( 0 % )   ;  1 / 160 ( < 1 % )     ;
; 2            ; 5    ; 80                     ;  0 / 80 ( 0 % )   ;  1 / 160 ( < 1 % )     ;
; 2            ; 6    ; 80                     ;  0 / 80 ( 0 % )   ;  1 / 160 ( < 1 % )     ;
; 2            ; 7    ; 80                     ;  0 / 80 ( 0 % )   ;  1 / 160 ( < 1 % )     ;
; 2            ; 8    ; 80                     ;  0 / 80 ( 0 % )   ;  3 / 160 ( 1 % )       ;
; 2            ; 9    ; 80                     ;  0 / 80 ( 0 % )   ;  4 / 160 ( 2 % )       ;
; 2            ; 10   ; 80                     ;  0 / 80 ( 0 % )   ;  2 / 160 ( 1 % )       ;
; 2            ; 11   ; 80                     ;  0 / 80 ( 0 % )   ;  0 / 160 ( 0 % )       ;
; Total        ;      ; 1760                   ;  0 / 1760 ( 0 % ) ;  25 / 3520 ( < 1 % )   ;
+--------------+------+------------------------+-------------------+------------------------+


+-----------------------------------------------------------------------------+
; ESB Column Interconnect                                                     ;
+-------+------------------------+-------------------+------------------------+
; Col.  ; Interconnect Available ; Interconnect Used ; Half Interconnect Used ;
+-------+------------------------+-------------------+------------------------+
; 0     ; 128                    ;  0 / 128 ( 0 % )  ;  0 / 256 ( 0 % )       ;
; 1     ; 128                    ;  0 / 128 ( 0 % )  ;  0 / 256 ( 0 % )       ;
; Total ; 256                    ;  0 / 256 ( 0 % )  ;  0 / 512 ( 0 % )       ;
+-------+------------------------+-------------------+------------------------+


+-----------------------------------------------------+
; Fitter Resource Usage Summary                       ;
+--------------------------------+--------------------+
; Resource                       ; Usage              ;
+--------------------------------+--------------------+
; Registers                      ; 47 / 1,200 ( 3 % ) ;
; Logic elements in carry chains ; 0                  ;
; User inserted logic elements   ; 0                  ;
; Virtual pins                   ; 0                  ;
; I/O pins                       ; 26 / 92 ( 28 % )   ;
;     -- Clock pins              ; 2 / 4 ( 50 % )     ;
;     -- Dedicated input pins    ; 1 / 4 ( 25 % )     ;
; Global signals                 ; 2                  ;
; ESBs                           ; 0 / 12 ( 0 % )     ;
; Macrocells                     ; 0 / 192 ( 0 % )    ;
; ESB pterm bits used            ; 0 / 24,576 ( 0 % ) ;
; ESB CAM bits used              ; 0 / 24,576 ( 0 % ) ;
; Total memory bits              ; 0 / 24,576 ( 0 % ) ;
; Total RAM block bits           ; 0 / 24,576 ( 0 % ) ;
; FastRow interconnects          ; 0 / 120 ( 0 % )    ;
; Maximum fan-out node           ; clk                ;
; Maximum fan-out                ; 47                 ;
; Total fan-out                  ; 473                ;
; Average fan-out                ; 3.40               ;
+--------------------------------+--------------------+


+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Fitter Resource Utilization by Entity                                                                                                                                                     ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; |cam                       ; 113 (113)   ; 47           ; 0           ; 26   ; 0            ; 66 (66)      ; 36 (36)           ; 11 (11)          ; 0 (0)           ; |cam                ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+--------------------------------------------------------------------------------------------------------------------+
; Delay Chain Summary                                                                                                ;
+-------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+
; Name        ; Pin Type ; Pad to Core ; Pad to Input Register ; Core to Output Register ; Core to CE Register ; TCO ;
+-------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+
; clk         ; Input    ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[1]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[7]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[0]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[5]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[3]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[4]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[6]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; tagin[2]    ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; rd_b        ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; rst         ; Input    ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; wr_b        ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[1] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[7] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[0] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[5] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[3] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[4] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[6] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; ctlTagIn[2] ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; datain[0]   ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; datain[1]   ; Input    ; ON          ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; data_out[0] ; Output   ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; data_out[1] ; Output   ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; full        ; Output   ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
; hit         ; Output   ; OFF         ; OFF                   ; OFF                     ; OFF                 ; OFF ;
+-------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+


+----------------------------+
; I/O Bank Usage             ;
+----------+-----------------+
; I/O Bank ; Usage           ;
+----------+-----------------+
; 1        ; 1 / 15 ( 6 % )  ;
; 2        ; 6 / 13 ( 46 % ) ;
; 3        ; 5 / 11 ( 45 % ) ;
; 4        ; 6 / 12 ( 50 % ) ;
; 5        ; 6 / 14 ( 42 % ) ;
; 6        ; 0 / 12 ( 0 % )  ;
; 7        ; 1 / 6 ( 16 % )  ;
; 8        ; 1 / 9 ( 11 % )  ;
+----------+-----------------+


+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in C:/Documents and Settings/yoyo/桌面/CAM/cam.pin.


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
    Info: Processing started: Fri Nov 18 16:52:07 2005
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off cam -c cam
Info: Auto device selection -- successful I/O standard check for EP20K30ETC144-1
Info: Auto device selection -- successful PCI I/O clamp diode check for EP20K30ETC144-1
Info: Automatically selected device EP20K30ETC144-1 for design cam
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
    Info: Assuming a global fmax requirement of 1000 MHz
    Info: Not setting a global tsu requirement
    Info: Not setting a global tco requirement
    Info: Not setting a global tpd requirement
Info: Promoted cell "clk" to global signal automatically
Info: Promoted cell "rst" to global signal automatically
Info: Started fitting attempt 1 on Fri Nov 18 2005 at 16:52:08
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Design requires the following device routing resources:
    Info: Overall column FastTrack interconnect = 1%
    Info: Overall row FastTrack interconnect = 1%
    Info: Maximum column FastTrack interconnect = 3%
    Info: Maximum row FastTrack interconnect = 6%
Info: Estimated most critical path is register to register delay of 9.152 ns
    Info: 1: + IC(0.000 ns) + CELL(0.161 ns) = 0.161 ns; Loc. = LAB_7_D2; Fanout = 2; REG Node = '\main:tag[2][1]'
    Info: 2: + IC(0.246 ns) + CELL(0.890 ns) = 1.297 ns; Loc. = LAB_7_D2; Fanout = 1; COMB Node = 'reduce_nor~466'
    Info: 3: + IC(0.246 ns) + CELL(0.890 ns) = 2.433 ns; Loc. = LAB_7_D2; Fanout = 3; COMB Node = 'reduce_nor~470'
    Info: 4: + IC(0.858 ns) + CELL(0.890 ns) = 4.181 ns; Loc. = LAB_4_D2; Fanout = 2; COMB Node = '\main:data[3][0]~41'
    Info: 5: + IC(0.246 ns) + CELL(0.890 ns) = 5.317 ns; Loc. = LAB_4_D2; Fanout = 5; COMB Node = 'found~51'
    Info: 6: + IC(0.246 ns) + CELL(0.890 ns) = 6.453 ns; Loc. = LAB_4_D2; Fanout = 6; COMB Node = 'count[1]~147'
    Info: 7: + IC(2.076 ns) + CELL(0.623 ns) = 9.152 ns; Loc. = LAB_7_D1; Fanout = 9; REG Node = 'count[0]'
    Info: Total cell delay = 5.234 ns ( 57.19 % )
    Info: Total interconnect delay = 3.918 ns ( 42.81 % )
Info: Fitter placement operations ending: elapsed time is 00:00:01
Info: Fitter routing operations beginning
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: Quartus II Fitter was successful. 0 errors, 0 warnings
    Info: Processing ended: Fri Nov 18 16:52:11 2005
    Info: Elapsed time: 00:00:04


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -