📄 arraycheck.fit.rpt
字号:
; LAB Signals Sourced ;
+---------------------------------------------+-----------------------------+
; Number of Signals Sourced (Average = 7.17) ; Number of LABs (Total = 6) ;
+---------------------------------------------+-----------------------------+
; 0 ; 0 ;
; 1 ; 1 ;
; 2 ; 0 ;
; 3 ; 0 ;
; 4 ; 0 ;
; 5 ; 1 ;
; 6 ; 1 ;
; 7 ; 0 ;
; 8 ; 1 ;
; 9 ; 0 ;
; 10 ; 1 ;
; 11 ; 0 ;
; 12 ; 0 ;
; 13 ; 1 ;
+---------------------------------------------+-----------------------------+
+-------------------------------------------------------------------------------+
; LAB Signals Sourced Out ;
+-------------------------------------------------+-----------------------------+
; Number of Signals Sourced Out (Average = 5.83) ; Number of LABs (Total = 6) ;
+-------------------------------------------------+-----------------------------+
; 0 ; 0 ;
; 1 ; 1 ;
; 2 ; 0 ;
; 3 ; 0 ;
; 4 ; 0 ;
; 5 ; 2 ;
; 6 ; 1 ;
; 7 ; 0 ;
; 8 ; 1 ;
; 9 ; 0 ;
; 10 ; 1 ;
+-------------------------------------------------+-----------------------------+
+---------------------------------------------------------------------------+
; LAB Distinct Inputs ;
+---------------------------------------------+-----------------------------+
; Number of Distinct Inputs (Average = 4.33) ; Number of LABs (Total = 6) ;
+---------------------------------------------+-----------------------------+
; 0 ; 0 ;
; 1 ; 0 ;
; 2 ; 1 ;
; 3 ; 3 ;
; 4 ; 0 ;
; 5 ; 1 ;
; 6 ; 0 ;
; 7 ; 0 ;
; 8 ; 0 ;
; 9 ; 0 ;
; 10 ; 1 ;
+---------------------------------------------+-----------------------------+
+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
Info: Processing started: Wed Jan 11 13:57:21 2006
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off arraycheck -c arraycheck
Info: Selected device EP1C3T144C8 for design "arraycheck"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices.
Info: Device EP1C6T144C8 is compatible
Info: No exact pin location assignment(s) for 28 pins of 28 total pins
Info: Pin Poly[0] not assigned to an exact location on the device
Info: Pin Poly[1] not assigned to an exact location on the device
Info: Pin Poly[2] not assigned to an exact location on the device
Info: Pin Poly[3] not assigned to an exact location on the device
Info: Pin Poly[4] not assigned to an exact location on the device
Info: Pin Poly[5] not assigned to an exact location on the device
Info: Pin Poly[6] not assigned to an exact location on the device
Info: Pin Poly[7] not assigned to an exact location on the device
Info: Pin Poly[8] not assigned to an exact location on the device
Info: Pin Poly[9] not assigned to an exact location on the device
Info: Pin Poly[10] not assigned to an exact location on the device
Info: Pin Count[0] not assigned to an exact location on the device
Info: Pin Count[1] not assigned to an exact location on the device
Info: Pin Count[2] not assigned to an exact location on the device
Info: Pin Count[3] not assigned to an exact location on the device
Info: Pin Count[4] not assigned to an exact location on the device
Info: Pin Count[5] not assigned to an exact location on the device
Info: Pin Count[6] not assigned to an exact location on the device
Info: Pin Count[7] not assigned to an exact location on the device
Info: Pin Count[8] not assigned to an exact location on the device
Info: Pin Count[9] not assigned to an exact location on the device
Info: Pin Count[10] not assigned to an exact location on the device
Info: Pin Exactarray[0] not assigned to an exact location on the device
Info: Pin Exactarray[1] not assigned to an exact location on the device
Info: Pin Exactarray[2] not assigned to an exact location on the device
Info: Pin Exactarray[3] not assigned to an exact location on the device
Info: Pin Clock not assigned to an exact location on the device
Info: Pin Init not assigned to an exact location on the device
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
Info: Assuming a global fmax requirement of 1 MHz
Info: Not setting a global tsu requirement
Info: Not setting a global tco requirement
Info: Not setting a global tpd requirement
Info: Performing register packing on registers with non-logic cell location assignments
Info: Completed register packing on registers with non-logic cell location assignments
Info: Completed User Assigned Global Signals Promotion Operation
Info: DQS I/O pins require 0 global routing resources.
Info: Automatically promoted signal "Clock" to use Global clock in PIN 17
Info: Automatically promoted signal "Init" to use Global clock in PIN 16
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Started Fast Input/Output/OE register processing
Info: Finished Fast Input/Output/OE register processing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density
Info: Finished moving registers into I/O cells, LUTs, and RAM blocks
Info: Finished register packing
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
Info: Number of I/O pins in group: 26 (unused VREF, 3.30 VCCIO, 0 input, 26 output, 0 bidirectional)
Info: I/O standards used: LVTTL.
Info: I/O bank details before I/O pin placement
Info: Statistics of I/O banks
Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 4 total pin(s) used -- 18 pins available
Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 28 pins available
Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 26 pins available
Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 28 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Estimated most critical path is register to register delay of 3.567 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X21_Y10; Fanout = 14; REG Node = 'Poly[0]~reg'
Info: 2: + IC(0.787 ns) + CELL(0.590 ns) = 1.377 ns; Loc. = LAB_X23_Y10; Fanout = 2; COMB Node = 'Exactarray[0]~461'
Info: 3: + IC(0.075 ns) + CELL(0.590 ns) = 2.042 ns; Loc. = LAB_X23_Y10; Fanout = 3; COMB Node = 'Exactarray[0]~462'
Info: 4: + IC(0.373 ns) + CELL(0.292 ns) = 2.707 ns; Loc. = LAB_X23_Y10; Fanout = 2; COMB Node = 'Exactarray[2]~465'
Info: 5: + IC(0.551 ns) + CELL(0.309 ns) = 3.567 ns; Loc. = LAB_X23_Y10; Fanout = 3; REG Node = 'Exactarray[2]~reg'
Info: Total cell delay = 1.781 ns ( 49.93 % )
Info: Total interconnect delay = 1.786 ns ( 50.07 % )
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 0%.
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: Fitter performed an Auto
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -