write_timingsheet_0.xls

来自「ISE MIG1.6 生成的DDR SDRAM控制器代码(含TESHBENCH)」· XLS 代码 · 共 14 行

XLS
14
字号
Uncertainity parameter                       	Value                                  	Uncertainity before DQS             	Uncertainity after DQS              	MeaningTclock                                       	10000.00                               	                                        	                                        	clock periodTmemory_dll_duty_cycle_dist                  	500.00          	500.00                          	500.00                          	Duty cycle distortion from memory DLL is subtracted from clock phase(equal to halfclock period) to determine Tdata_periodTdata_period                                 	4500.00                         	                                        	                                        	Data period is half the clock period with 10% duty cycle duty distortion subtracted from itData setup time relative to strobe or clock  	400                                  	400                           	0                           	Due to overlap with other parameters only the worstcase value is consideredData hold time relative to strobe or clock   	400                                  	0                           	400                           	Due to overlap with other parameters only the worstcase value is consideredTpackage_skew                                	20                               	10                        	10                        	Package skewClock jitter                                 	0                                  	0                               	0                               	Same DCM is used to generate DQ and DQSClock_tree_skew                              	100                                	100                         	100                         	Small value considered for skew on global clock line since detection of DQS and associated DQ are placed close to each otherTclock_out_phase                             	140                                	140                         	140                         	Phase offset error between different clock outputs of the same DCMPcb_layout_skew                              	20                               	20                        	20                        	Skew between data lines and asociated strobe on the boardUncertainities                               	1080.00                       	670.00                	670.00                	Window                                       	3160.00                               	670.00                        	3830.00                        	Valid data window

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?