__projnav.log

来自「这是个基于 Xilinx Spartan3 的加法器」· LOG 代码 · 共 661 行 · 第 1/2 页

LOG
661
字号
Phase 1.1Phase 1.1 (Checksum:98969d) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:98d81f) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file adder4.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 15 unrouted;       REAL time: 0 secs Phase 2: 15 unrouted;       REAL time: 0 secs Phase 3: 6 unrouted;       REAL time: 0 secs Phase 4: 0 unrouted;       REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 0 secs Total CPU time to PAR completion: 0 secs Peak Memory Usage:  44 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file adder4.ncd.PAR done.Completed process "Place & Route Report".Started process "Generate Post-Place & Route Static Timing".WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.Analysis completed Sun Dec 18 13:45:14 2005--------------------------------------------------------------------------------Generating Report ...Completed process "Generate Post-Place & Route Static Timing".Place & Route Module adder4 . . .
PAR command line: par -w -intstyle ise -ol std -t 1 adder4_map.ncd adder4.ncd adder4.pcf
PAR completed successfully



Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd f:\xilinxlab\myfirst\adder/_ngo -ucadder4.ucf -p xc2s15-cs144-6 adder4.ngc adder4.ngd Reading NGO file "F:/XilinxLab/myfirst/adder/adder4.ngc" ...Reading component libraries for design expansion...Annotating constraints to design from file "adder4.ucf" ...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Total memory usage is 41192 kilobytesWriting NGD file "adder4.ngd" ...Writing NGDBUILD log file "adder4.bld"...NGDBUILD done.Completed process "Translate".

Project Navigator Auto-Make Log File-------------------------------------

Started process "Generate Post-Translate Simulation Model".INFO:NetListWriters:580 - If Verilog simulation is performed outside the ISE   Project Navigator environment, please add $XILINX/verilog/src/glbl.v to the   simulator compile and invocation commands in order to allow proper   initialization of the design. If simulation is performed within Project   Navigator, this will be taken care of automatically. For more information on   compiling and performing Xilinx simulation, consult the online Synthesis and   Simulation Design Guide:   http://support.xilinx.com/support/software_manuals.htm Completed process "Generate Post-Translate Simulation Model".

Project Navigator Auto-Make Log File-------------------------------------

Started process "Map".Using target part "2s15cs144-6".Removing unused or disabled logic...Running cover...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    0Logic Utilization:  Number of 4 input LUTs:             4 out of    384    1%Logic Distribution:    Number of occupied Slices:                           2 out of    192    1%    Number of Slices containing only related logic:      2 out of      2  100%    Number of Slices containing unrelated logic:         0 out of      2    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number of 4 input LUTs:         4 out of    384    1%   Number of bonded IOBs:            14 out of     86   16%Total equivalent gate count for design:  48Additional JTAG gate count for IOBs:  672Peak Memory Usage:  55 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Mapping completed.See MAP report file "adder4_map.mrp" for details.Completed process "Map".Mapping Module adder4 . . .
MAP command line:
map -intstyle ise -p xc2s15-cs144-6 -cm area -pr b -k 4 -c 100 -tx off -o adder4_map.ncd adder4.ngd adder4.pcf
Mapping Module adder4: DONE



Project Navigator Auto-Make Log File-------------------------------------

Started process "Place & Route".Constraints file: adder4.pcfLoading device database for application Par from file "adder4_map.ncd".   "adder4" is an NCD, version 2.38, device xc2s15, package cs144, speed -6Loading device for application Par from file '2s15.nph' in environmentD:/Xilinx.Device speed data version:  PRODUCTION 1.27 2004-06-25.Resolving physical constraints.Finished resolving physical constraints.Device utilization summary:   Number of External IOBs            14 out of 86     16%      Number of LOCed External IOBs    0 out of 14      0%   Number of SLICEs                    2 out of 192     1%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:98969d) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:98d081) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file adder4.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 15 unrouted;       REAL time: 0 secs Phase 2: 15 unrouted;       REAL time: 0 secs Phase 3: 0 unrouted;       REAL time: 0 secs Phase 4: 0 unrouted;       REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 0 secs Total CPU time to PAR completion: 0 secs Peak Memory Usage:  44 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file adder4.ncd.PAR done.Completed process "Place & Route".Started process "Generate Post-Place & Route Static Timing".WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.Analysis completed Sun Dec 18 17:59:37 2005--------------------------------------------------------------------------------Generating Report ...Completed process "Generate Post-Place & Route Static Timing".Place & Route Module adder4 . . .
PAR command line: par -w -intstyle ise -ol std -t 1 adder4_map.ncd adder4.ncd adder4.pcf
PAR completed successfully



Project Navigator Auto-Make Log File-------------------------------------


⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?