⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mimasuo.mrp

📁 8位密码锁的实现
💻 MRP
字号:
Release 6.2i Map G.28Xilinx Mapping Report File for Design 'mimasuo'Design Information------------------Command Line   : C:/Xilinx/bin/nt/map.exe -intstyle ise -p xc2s50-tq144-6 -cm
area -pr b -k 4 -c 100 -tx off -o mimasuo_map.ncd mimasuo.ngd mimasuo.pcf Target Device  : x2s50Target Package : tq144Target Speed   : -6Mapper Version : spartan2 -- $Revision: 1.16.8.1 $Mapped Date    : Thu Apr 19 19:19:08 2007Design Summary--------------Number of errors:      0Number of warnings:    0Logic Utilization:  Total Number Slice Registers:     152 out of  1,536    9%    Number used as Flip Flops:                     88    Number used as Latches:                        64  Number of 4 input LUTs:           158 out of  1,536   10%Logic Distribution:    Number of occupied Slices:                         166 out of    768   21%    Number of Slices containing only related logic:    166 out of    166  100%    Number of Slices containing unrelated logic:         0 out of    166    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          198 out of  1,536   12%      Number used as logic:                       158      Number used as a route-thru:                 40   Number of bonded IOBs:            25 out of     92   27%      IOB Flip Flops:                               2   Number of Tbufs:                   2 out of    832    1%   Number of GCLKs:                   1 out of      4   25%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  2,348Additional JTAG gate count for IOBs:  1,248Peak Memory Usage:  60 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------Section 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
   limited output drivers. The delay on speed critical outputs can be
   dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.Section 4 - Removed Logic Summary---------------------------------   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   ||                                    |         |           |             | Strength | Rate |          |          | Delay |+------------------------------------------------------------------------------------------------------------------------+| CLK                                | GCLKIOB | INPUT     | LVTTL       |          |      |          |          |       || COL<0>                             | IOB     | INPUT     | LVTTL       |          |      |          |          |       || COL<1>                             | IOB     | INPUT     | LVTTL       |          |      |          |          |       || COL<2>                             | IOB     | INPUT     | LVTTL       |          |      |          |          |       || COL<3>                             | IOB     | INPUT     | LVTTL       |          |      |          |          |       || EQUAL                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW | OUTFF    |          |       || Q<0>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<1>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<2>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<3>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<4>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<5>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || Q<6>                               | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || ROW<0>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || ROW<1>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || ROW<2>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || ROW<3>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<0>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<1>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<2>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<3>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<4>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<5>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<6>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || WX<7>                              | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || neq                                | IOB     | OUTPUT    | LVTTL       | 12       | SLOW | OUTFF    |          |       |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 26Number of Equivalent Gates for Design = 2,348Number of RPM Macros = 0Number of Hard Macros = 0PCI IOBs = 0PCI LOGICs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DLLs = 0GCLKIOBs = 1GCLKs = 1Block RAMs = 0TBUFs = 2Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 135IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 2IOB Flip Flops = 2Unbonded IOBs = 0Bonded IOBs = 25Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MULTANDs = 0MUXF5s + MUXF6s = 124 input LUTs used as Route-Thrus = 404 input LUTs = 158Slice Latches not driven by LUTs = 64Slice Latches = 64Slice Flip Flops not driven by LUTs = 69Slice Flip Flops = 88Slices = 166Number of LUT signals with 4 loads = 2Number of LUT signals with 3 loads = 0Number of LUT signals with 2 loads = 9Number of LUT signals with 1 load = 140NGM Average fanout of LUT = 1.43NGM Maximum fanout of LUT = 19NGM Average fanin for LUT = 3.1392Number of LUT symbols = 158Number of IPAD symbols = 5Number of IBUF symbols = 4

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -