ddr_cntl_a_fifo_0_wr_en_0.v
来自「arm控制FPGA的DDR测试代码」· Verilog 代码 · 共 48 行
V
48 行
///////////////////////////////////////////////////////////////////////////////// Copyright (c) 2005 Xilinx, Inc.// This design is confidential and proprietary of Xilinx, All Rights Reserved.///////////////////////////////////////////////////////////////////////////////// ____ ____// / /\/ /// /___/ \ / Vendor: Xilinx// \ \ \/ Version: 1.6// \ \ Application : MIG// / / Filename: ddr_cntl_a_fifo_0_wr_en_0.v// /___/ /\ Date Last Modified: Tue Jul 11 2006// \ \ / \ Date Created: Mon May 2 2005// \___\/\___\// Device: Spartan-3/3e// Design Name: DDR1_S3/S3e// Description: It generates the write enable signal for the fifos///////////////////////////////////////////////////////////////////////////////`timescale 1ns/100psmodule ddr_cntl_a_fifo_0_wr_en_0 ( clk, reset, din, rst_dqs_delay_n, dout); input clk; input reset; input din; output rst_dqs_delay_n; output dout; wire din_delay; parameter TIE_HIGH = 1'b1; assign rst_dqs_delay_n = ~din_delay; assign dout = (din | (din_delay)); FDCE delay_ff (.Q(din_delay), .C(clk), .CE(TIE_HIGH), .CLR (reset), .D(din));endmodule
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?