⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 primitives.v

📁 利用FPGA实现浮点运算的verilog代码 希望能够给需要做这方面研究的同仁有所帮助
💻 V
字号:
/////////////////////////////////////////////////////////////////////////                                                             ////////  Primitives                                                 ////////  FPU Primitives                                             ////////                                                             ////////  Author: Rudolf Usselmann                                   ////////          rudi@asics.ws                                      ////////                                                             /////////////////////////////////////////////////////////////////////////////                                                             //////// Copyright (C) 2000 Rudolf Usselmann                         ////////                    rudi@asics.ws                            ////////                                                             //////// This source file may be used and distributed without        //////// restriction provided that this copyright statement is not   //////// removed from the file and that any derivative work contains //////// the original copyright notice and the associated disclaimer.////////                                                             ////////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     //////// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   //////// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   //////// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      //////// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         //////// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    //////// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   //////// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        //////// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  //////// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  //////// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  //////// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         //////// POSSIBILITY OF SUCH DAMAGE.                                 ////////                                                             /////////////////////////////////////////////////////////////////////////`timescale 1ns / 100ps//////////////////////////////////////////////////////////////////////////// Add/Sub//module add_sub27(add, opa, opb, sum, co);input		add;input	[26:0]	opa, opb;output	[26:0]	sum;output		co;assign {co, sum} = add ? (opa + opb) : (opa - opb);endmodule//////////////////////////////////////////////////////////////////////////// Multiply//module mul_r2(clk, opa, opb, prod);input		clk;input	[23:0]	opa, opb;output	[47:0]	prod;reg	[47:0]	prod1, prod;always @(posedge clk)	prod1 <= #1 opa * opb;always @(posedge clk)	prod <= #1 prod1;endmodule//////////////////////////////////////////////////////////////////////////// Divide//module div_r2(clk, opa, opb, quo, rem);input		clk;input	[49:0]	opa;input	[23:0]	opb;output	[49:0]	quo, rem;reg	[49:0]	quo, rem, quo1, remainder;always @(posedge clk)	quo1 <= #1 opa / opb;always @(posedge clk)	quo <= #1 quo1;always @(posedge clk)	remainder <= #1 opa % opb;always @(posedge clk)	rem <= #1 remainder;endmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -