⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 kk.rpt

📁 实现一个简单的电子钟
💻 RPT
📖 第 1 页 / 共 5 页
字号:
                E E E   E 7 6 5   4 3 2 1   0               E E   E E E E   E E E E   E  
                D D D   D                                   D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:e:\max+plusii learning\course and others\vhdl\kk.rpt
kk

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2      12/22( 54%)   
A2       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2      15/22( 68%)   
A4       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       9/22( 40%)   
A5       8/ 8(100%)   4/ 8( 50%)   2/ 8( 25%)    0/2    0/2      14/22( 63%)   
A6       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2      11/22( 50%)   
A7       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       7/22( 31%)   
A8       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       9/22( 40%)   
A9       7/ 8( 87%)   3/ 8( 37%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A11      6/ 8( 75%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      11/22( 50%)   
A12      8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       6/22( 27%)   
A13      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   
A14      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2       8/22( 36%)   
A15      8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       7/22( 31%)   
A16      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       8/22( 36%)   
A18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A20      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2      11/22( 50%)   
A21      8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       4/22( 18%)   
A22      7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2      15/22( 68%)   
A23      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    0/2    0/2       6/22( 27%)   
B1       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       8/22( 36%)   
B2       8/ 8(100%)   3/ 8( 37%)   6/ 8( 75%)    1/2    0/2       7/22( 31%)   
B3       8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      12/22( 54%)   
B4       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       2/22(  9%)   
B5       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       6/22( 27%)   
B6       8/ 8(100%)   1/ 8( 12%)   6/ 8( 75%)    1/2    1/2       2/22(  9%)   
B7       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      15/22( 68%)   
B8       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       2/22(  9%)   
B9       5/ 8( 62%)   4/ 8( 50%)   2/ 8( 25%)    0/2    0/2       5/22( 22%)   
B10      8/ 8(100%)   5/ 8( 62%)   1/ 8( 12%)    0/2    0/2      12/22( 54%)   
B11      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2      12/22( 54%)   
B12      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
D3       8/ 8(100%)   2/ 8( 25%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
D7       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
D11      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
D14      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   
D16      5/ 8( 62%)   2/ 8( 25%)   3/ 8( 37%)    0/2    0/2       7/22( 31%)   
D17      6/ 8( 75%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      13/22( 59%)   
D18      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      16/22( 72%)   
D20      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2       5/22( 22%)   
D22      8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       4/22( 18%)   
E11      3/ 8( 37%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       2/22(  9%)   
E12      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            17/96     ( 17%)
Total logic cells used:                        308/1152   ( 26%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.32/4    ( 83%)
Total fan-in:                                1024/4608    ( 22%)

Total input pins required:                       4
Total input I/O cell registers required:         0
Total output pins required:                     14
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    308
Total flipflops required:                       52
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                       110/1152   (  9%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   8   0   8   8   8   8   8   7   1   6   8   0   8   8   8   8   0   1   0   8   8   7   8   0    142/0  
 B:      8   8   8   8   8   8   8   8   5   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0     93/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   8   0   0   0   7   0   0   0   4   0   0   0   8   0   5   6   8   0   8   0   8   0   0     62/0  
 E:      0   0   0   0   0   0   0   0   0   0   3   8   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:  16  16  16  16  16  16  23  16  12   9  21  24   0   8  16   8  13   6   9   0  16   8  15   8   0    308/0  



Device-Specific Information:e:\max+plusii learning\course and others\vhdl\kk.rpt
kk

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G             0    0    0    0  cp
  88      -     -    D    --      INPUT                0    0    0    3  key0
  87      -     -    E    --      INPUT                0    0    0    1  key1
  86      -     -    E    --      INPUT                0    0    0    2  key2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\max+plusii learning\course and others\vhdl\kk.rpt
kk

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  51      -     -    -    14     OUTPUT                0    1    0    0  segout0
  49      -     -    -    14     OUTPUT                0    1    0    0  segout1
  48      -     -    -    15     OUTPUT                0    1    0    0  segout2
  47      -     -    -    16     OUTPUT                0    1    0    0  segout3
  46      -     -    -    17     OUTPUT                0    1    0    0  segout4
  44      -     -    -    18     OUTPUT                0    1    0    0  segout5
  43      -     -    -    18     OUTPUT                0    1    0    0  segout6
  42      -     -    -    19     OUTPUT                0    0    0    0  segout7
   8      -     -    A    --     OUTPUT                0    1    0    0  selout0
 102      -     -    A    --     OUTPUT                0    1    0    0  selout1
 100      -     -    A    --     OUTPUT                0    1    0    0  selout2
  99      -     -    B    --     OUTPUT                0    1    0    0  selout3
  97      -     -    B    --     OUTPUT                0    1    0    0  selout4
  96      -     -    B    --     OUTPUT                0    1    0    0  selout5


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:e:\max+plusii learning\course and others\vhdl\kk.rpt
kk

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    B    08       AND2                0    2    0    1  |TIMER_SET:1|counter24:u3|LPM_ADD_SUB:78|addcore:adder|:59
   -      7     -    B    08       AND2                0    3    0    1  |TIMER_SET:1|counter24:u3|LPM_ADD_SUB:78|addcore:adder|:63
   -      8     -    B    08       AND2                0    4    0    1  |TIMER_SET:1|counter24:u3|LPM_ADD_SUB:78|addcore:adder|:67
   -      1     -    B    08       DFFE   +            0    3    0    3  |TIMER_SET:1|counter24:u3|q4 (|TIMER_SET:1|counter24:u3|:13)
   -      4     -    B    08       DFFE   +            0    3    0    4  |TIMER_SET:1|counter24:u3|q3 (|TIMER_SET:1|counter24:u3|:14)
   -      5     -    B    08       DFFE   +            0    3    0    5  |TIMER_SET:1|counter24:u3|q2 (|TIMER_SET:1|counter24:u3|:15)
   -      3     -    B    08       DFFE   +            0    3    0    6  |TIMER_SET:1|counter24:u3|q1 (|TIMER_SET:1|counter24:u3|:16)
   -      2     -    B    08       DFFE   +            0    2    0    6  |TIMER_SET:1|counter24:u3|q0 (|TIMER_SET:1|counter24:u3|:17)
   -      7     -    B    07        OR2        !       1    3    0    5  |TIMER_SET:1|counter24:u3|:51
   -      4     -    B    07        OR2    s           0    3    0    1  |TIMER_SET:1|counter24:u3|~216~1
   -      6     -    B    06       AND2                0    3    0    3  |TIMER_SET:1|counter60:u1|LPM_ADD_SUB:83|addcore:adder|:67
   -      7     -    B    06       AND2                0    2    0    1  |TIMER_SET:1|counter60:u1|LPM_ADD_SUB:83|addcore:adder|:71

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -