⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 getinstr.par

📁 用VHDL 编写的一个16位的cpu 设计方案
💻 PAR
字号:
Release 6.1i Par G.26Copyright (c) 1995-2003 Xilinx, Inc.  All rights reserved.hit56::  Thu Nov 03 16:39:23 2005C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 getinstr_map.ncd
getinstr.ncd getinstr.pcf Constraints file: getinstr.pcfLoading device database for application Par from file "getinstr_map.ncd".   "getinstr" is an NCD, version 2.38, device xcv200, package pq240, speed -4Loading device for application Par from file 'v200.nph' in environment
C:/Xilinx.Device speed data version:  FINAL 1.123 2003-11-04.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs            64 out of 166    38%      Number of LOCed External IOBs    0 out of 64      0%   Number of SLICEs                   23 out of 2352    1%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:989819) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:9afd70) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file getinstr.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 258 unrouted;       REAL time: 0 secs Phase 2: 208 unrouted;       REAL time: 0 secs Phase 3: 38 unrouted;       REAL time: 0 secs Phase 4: 0 unrouted;       REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+|         Clock Net          | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+|         clk_BUFGP          |  Global  |   50   |  0.092     |  0.619      |+----------------------------+----------+--------+------------+-------------+   The Delay Summary Report   The SCORE FOR THIS DESIGN is: 324The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        2.285   The MAXIMUM PIN DELAY IS:                               7.202   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   4.761   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 8.00  d >= 8.00   ---------   ---------   ---------   ---------   ---------   ---------          70          44          62          53          29           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage:  50 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file getinstr.ncd.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -