⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 adder_18bit.vhdl

📁 FM收音机的解码及控制器VHDL语言实现
💻 VHDL
字号:
-- $Id: adder_18bit.vhdl,v 1.1.1.1 2005/01/04 02:05:58 arif_endro Exp $--------------------------------------------------------------------------------- Title       : Adder 18 bit-- Project     : FM Receiver --------------------------------------------------------------------------------- File        : adder_18bit.vhdl-- Author      : "Arif E. Nugroho" <arif_endro@yahoo.com>-- Created     : 2004/12/01-- Last update : -- Simulators  : Modelsim 6.0-- Synthesizers: -- Target      : --------------------------------------------------------------------------------- Description : Ripple carry adder 18 bit with output 18 bit--------------------------------------------------------------------------------- Copyright (c) 2004 Arif E. Nugroho-- This VHDL design file is an open design; you can redistribute it and/or-- modify it and/or implement it after contacting the author-------------------------------------------------------------------------------library IEEE;use IEEE.STD_LOGIC_1164.ALL;use IEEE.STD_LOGIC_arith.ALL;entity adder_18bit is   port (      addend_18bit  : in  bit_vector (17 downto 0);      augend_18bit  : in  bit_vector (17 downto 0);      adder18_output: out bit_vector (17 downto 0)      );end adder_18bit;architecture structural of adder_18bit is   component fulladder      port (      addend        : in   bit;      augend        : in   bit;      carry_in      : in   bit;      sum           : out  bit;      carry         : out  bit      );   end component;-- internal signalsignal c00 : bit;signal c01 : bit;signal c02 : bit;signal c03 : bit;signal c04 : bit;signal c05 : bit;signal c06 : bit;signal c07 : bit;signal c08 : bit;signal c09 : bit;signal c10 : bit;signal c11 : bit;signal c12 : bit;signal c13 : bit;signal c14 : bit;signal c15 : bit;signal c16 : bit;signal c17 : bit;signal c18 : bit;beginc00 <= '0';fa17 : fulladder   port map (      addend     => addend_18bit(17),      augend     => augend_18bit(17),      carry_in   => c17,      sum        => adder18_output(17),      carry      => c18      );fa16 : fulladder   port map (      addend     => addend_18bit(16),      augend     => augend_18bit(16),      carry_in   => c16,      sum        => adder18_output(16),      carry      => c17      );fa15 : fulladder   port map (      addend     => addend_18bit(15),      augend     => augend_18bit(15),      carry_in   => c15,      sum        => adder18_output(15),      carry      => c16      );fa14 : fulladder   port map (      addend     => addend_18bit(14),      augend     => augend_18bit(14),      carry_in   => c14,      sum        => adder18_output(14),      carry      => c15      );fa13 : fulladder   port map (      addend     => addend_18bit(13),      augend     => augend_18bit(13),      carry_in   => c13,      sum        => adder18_output(13),      carry      => c14      );fa12 : fulladder   port map (      addend     => addend_18bit(12),      augend     => augend_18bit(12),      carry_in   => c12,      sum        => adder18_output(12),      carry      => c13      );fa11 : fulladder   port map (      addend     => addend_18bit(11),      augend     => augend_18bit(11),      carry_in   => c11,      sum        => adder18_output(11),      carry      => c12      );fa10 : fulladder   port map (      addend     => addend_18bit(10),      augend     => augend_18bit(10),      carry_in   => c10,      sum        => adder18_output(10),      carry      => c11      );fa09 : fulladder   port map (      addend     => addend_18bit(09),      augend     => augend_18bit(09),      carry_in   => c09,      sum        => adder18_output(09),      carry      => c10      );fa08 : fulladder   port map (      addend     => addend_18bit(08),      augend     => augend_18bit(08),      carry_in   => c08,      sum        => adder18_output(08),      carry      => c09      );fa07 : fulladder   port map (      addend     => addend_18bit(07),      augend     => augend_18bit(07),      carry_in   => c07,      sum        => adder18_output(07),      carry      => c08      );fa06 : fulladder   port map (      addend     => addend_18bit(06),      augend     => augend_18bit(06),      carry_in   => c06,      sum        => adder18_output(06),      carry      => c07      );fa05 : fulladder   port map (      addend     => addend_18bit(05),      augend     => augend_18bit(05),      carry_in   => c05,      sum        => adder18_output(05),      carry      => c06      );fa04 : fulladder   port map (      addend     => addend_18bit(04),      augend     => augend_18bit(04),      carry_in   => c04,      sum        => adder18_output(04),      carry      => c05      );fa03 : fulladder   port map (      addend     => addend_18bit(03),      augend     => augend_18bit(03),      carry_in   => c03,      sum        => adder18_output(03),      carry      => c04      );fa02 : fulladder   port map (      addend     => addend_18bit(02),      augend     => augend_18bit(02),      carry_in   => c02,      sum        => adder18_output(02),      carry      => c03      );fa01 : fulladder   port map (      addend     => addend_18bit(01),      augend     => augend_18bit(01),      carry_in   => c01,      sum        => adder18_output(01),      carry      => c02      );fa00 : fulladder   port map (      addend     => addend_18bit(00),      augend     => augend_18bit(00),      carry_in   => c00,      sum        => adder18_output(00),      carry      => c01      );end structural;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -