⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 samp_ram.veo

📁 32位单精度浮点加法器
💻 VEO
字号:
/********************************************************************************     (c) Copyright 1995 - 2010 Xilinx, Inc. All rights reserved.              **                                                                              **     This file contains confidential and proprietary information              **     of Xilinx, Inc. and is protected under U.S. and                          **     international copyright and other intellectual property                  **     laws.                                                                    **                                                                              **     DISCLAIMER                                                               **     This disclaimer is not a license and does not grant any                  **     rights to the materials distributed herewith. Except as                  **     otherwise provided in a valid license issued to you by                   **     Xilinx, and to the maximum extent permitted by applicable                **     law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND                  **     WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES              **     AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING                **     BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-                   **     INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and                 **     (2) Xilinx shall not be liable (whether in contract or tort,             **     including negligence, or under any other theory of                       **     liability) for any loss or damage of any kind or nature                  **     related to, arising under or in connection with these                    **     materials, including for any direct, or any indirect,                    **     special, incidental, or consequential loss or damage                     **     (including loss of data, profits, goodwill, or any type of               **     loss or damage suffered as a result of any action brought                **     by a third party) even if such damage or loss was                        **     reasonably foreseeable or Xilinx had been advised of the                 **     possibility of the same.                                                 **                                                                              **     CRITICAL APPLICATIONS                                                    **     Xilinx products are not designed or intended to be fail-                 **     safe, or for use in any application requiring fail-safe                  **     performance, such as life-support or safety devices or                   **     systems, Class III medical devices, nuclear facilities,                  **     applications related to the deployment of airbags, or any                **     other applications that could lead to death, personal                    **     injury, or severe property or environmental damage                       **     (individually and collectively, "Critical                                **     Applications"). Customer assumes the sole risk and                       **     liability of any use of Xilinx products in Critical                      **     Applications, subject only to applicable laws and                        **     regulations governing limitations on product liability.                  **                                                                              **     THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS                 **     PART OF THIS FILE AT ALL TIMES.                                          ********************************************************************************/// The following must be inserted into your Verilog file for this// core to be instantiated. Change the instance name and port connections// (in parentheses) to your own signal names.//----------- Begin Cut here for INSTANTIATION Template ---// INST_TAGsamp_ram YourInstanceName (	.clka(clka), // input clka	.wea(wea), // input [0 : 0] wea	.addra(addra), // input [9 : 0] addra	.dina(dina), // input [15 : 0] dina	.douta(douta), // ouput [15 : 0] douta	.clkb(clkb), // input clkb	.web(web), // input [0 : 0] web	.addrb(addrb), // input [9 : 0] addrb	.dinb(dinb), // input [15 : 0] dinb	.doutb(doutb)); // ouput [15 : 0] doutb// INST_TAG_END ------ End INSTANTIATION Template ---------// You must compile the wrapper file samp_ram.v when simulating// the core, samp_ram. When compiling the wrapper file, be sure to// reference the XilinxCoreLib Verilog simulation library. For detailed// instructions, please refer to the "CORE Generator Help".

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -