📄 counter24.vhd
字号:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity counter24 is
Port ( clk : in std_logic;
reset : in std_logic;
co : out std_logic;
dl : buffer std_logic_vector(3 downto 0);
dh : buffer std_logic_vector(2 downto 0) );
end counter24;
architecture Behavioral of counter24 is
signal count : std_logic_vector(6 downto 0);
begin
dh <= count(6 downto 4);
dl <= count(3 downto 0);
process(clk,reset)
begin
if reset= '0' then
count <= "0000000";
elsif rising_edge(clk) then
if count(3 downto 0)="1001" then
count(3 downto 0)<="0000";
count(6 downto 4)<=count(6 downto 4) +1;
else
count(3 downto 0)<=count(3 downto 0)+1;
end if;
if (count(6 downto 4)="010"and count(3 downto 0)="0011" )then
count<="0000000";
co<='1';
ELSE
co<='0';
end if;
end if;
end process;
--PROCESS(dh,dl,reset)
--BEGIN
--IF(reset='1' AND dl="1001" AND dh="0101") THEN
--co<='1';
--ELSE
--co<='0';
--END IF;
--END PROCESS;
end Behavioral;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -