📄 ivga.hier_info
字号:
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|cal:u1|bcd:u1|BCD4suber:us|F4a_adder:u2|f_adder:u4
ain => sum~0.IN0
ain => cout~0.IN0
ain => cout~1.IN0
bin => sum~0.IN1
bin => cout~0.IN1
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3
num[0] => F4a_adder:u.a[0]
num[1] => F4a_adder:u.a[1]
num[2] => F4a_adder:u.a[2]
num[3] => F4a_adder:u.a[3]
numout[0] <= F4a_adder:u.s[0]
numout[1] <= F4a_adder:u.s[1]
numout[2] <= F4a_adder:u.s[2]
numout[3] <= F4a_adder:u.s[3]
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3|F4a_adder:u
a[0] => f_adder:u1.ain
a[1] => f_adder:u2.ain
a[2] => f_adder:u3.ain
a[3] => f_adder:u4.ain
b[0] => f_adder:u1.bin
b[1] => f_adder:u2.bin
b[2] => f_adder:u3.bin
b[3] => f_adder:u4.bin
s[0] <= f_adder:u1.sum
s[1] <= f_adder:u2.sum
s[2] <= f_adder:u3.sum
s[3] <= f_adder:u4.sum
carry <= f_adder:u4.cout
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3|F4a_adder:u|f_adder:u1
ain => sum~0.IN0
ain => cout~0.IN0
ain => cout~1.IN0
bin => sum~0.IN1
bin => cout~0.IN1
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3|F4a_adder:u|f_adder:u2
ain => sum~0.IN0
ain => cout~0.IN0
ain => cout~1.IN0
bin => sum~0.IN1
bin => cout~0.IN1
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3|F4a_adder:u|f_adder:u3
ain => sum~0.IN0
ain => cout~0.IN0
ain => cout~1.IN0
bin => sum~0.IN1
bin => cout~0.IN1
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|cal:u1|bcd:u1|BCD4suber:us|Complementor:u3|F4a_adder:u|f_adder:u4
ain => sum~0.IN0
ain => cout~0.IN0
ain => cout~1.IN0
bin => sum~0.IN1
bin => cout~0.IN1
bin => cout~3.IN0
cin => sum~1.IN0
cin => cout~1.IN1
cin => cout~3.IN1
cout <= cout~4.DB_MAX_OUTPUT_PORT_TYPE
sum <= sum~1.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|VgaInterface:u2
reset => vga_data[22].ACLR
reset => vga_data[21].ACLR
reset => vga_data[20].ACLR
reset => vga_data[19].ACLR
reset => vga_data[18].ACLR
reset => vga_data[17].ACLR
reset => vga_data[16].ACLR
reset => vga_data[15].ACLR
reset => vga_data[14].ACLR
reset => vga_data[13].ACLR
reset => vga_data[12].ACLR
reset => vga_data[11].ACLR
reset => vga_data[10].ACLR
reset => vga_data[9].ACLR
reset => vga_data[8].ACLR
reset => vga_data[7].ACLR
reset => vga_data[6].ACLR
reset => vga_data[5].ACLR
reset => vga_data[4].ACLR
reset => vga_data[3].ACLR
reset => vga_data[2].ACLR
reset => vga_data[1].ACLR
reset => vga_data[0].ACLR
reset => vector_x[9].ACLR
reset => vector_x[8].ACLR
reset => vector_x[7].ACLR
reset => vector_x[6].ACLR
reset => vector_x[5].ACLR
reset => vector_x[4].ACLR
reset => vector_x[3].ACLR
reset => vector_x[2].ACLR
reset => vector_x[1].ACLR
reset => vector_x[0].ACLR
reset => vector_y[8].ACLR
reset => vector_y[7].ACLR
reset => vector_y[6].ACLR
reset => vector_y[5].ACLR
reset => vector_y[4].ACLR
reset => vector_y[3].ACLR
reset => vector_y[2].ACLR
reset => vector_y[1].ACLR
reset => vector_y[0].ACLR
reset => hs_p.PRESET
reset => vs_p.PRESET
reset => pod_vga_r~reg0.ACLR
reset => pod_vga_g~reg0.ACLR
reset => pod_vga_b~reg0.ACLR
reset => pod_vga_hs~reg0.ACLR
reset => pod_vga_vs~reg0.ACLR
reset => vga_data[23].ACLR
clk_0 => clk.CLK
pid_vga_data[0] => vga_data[0].DATAIN
pid_vga_data[1] => vga_data[1].DATAIN
pid_vga_data[2] => vga_data[2].DATAIN
pid_vga_data[3] => vga_data[3].DATAIN
pid_vga_data[4] => vga_data[4].DATAIN
pid_vga_data[5] => vga_data[5].DATAIN
pid_vga_data[6] => vga_data[6].DATAIN
pid_vga_data[7] => vga_data[7].DATAIN
pid_vga_data[8] => vga_data[8].DATAIN
pid_vga_data[9] => vga_data[9].DATAIN
pid_vga_data[10] => vga_data[10].DATAIN
pid_vga_data[11] => vga_data[11].DATAIN
pid_vga_data[12] => vga_data[12].DATAIN
pid_vga_data[13] => vga_data[13].DATAIN
pid_vga_data[14] => vga_data[14].DATAIN
pid_vga_data[15] => vga_data[15].DATAIN
pid_vga_data[16] => vga_data[16].DATAIN
pid_vga_data[17] => vga_data[17].DATAIN
pid_vga_data[18] => vga_data[18].DATAIN
pid_vga_data[19] => vga_data[19].DATAIN
pid_vga_data[20] => vga_data[20].DATAIN
pid_vga_data[21] => vga_data[21].DATAIN
pid_vga_data[22] => vga_data[22].DATAIN
pid_vga_data[23] => vga_data[23].DATAIN
pod_vga_r <= pod_vga_r~reg0.DB_MAX_OUTPUT_PORT_TYPE
pod_vga_g <= pod_vga_g~reg0.DB_MAX_OUTPUT_PORT_TYPE
pod_vga_b <= pod_vga_b~reg0.DB_MAX_OUTPUT_PORT_TYPE
pod_vga_hs <= pod_vga_hs~reg0.DB_MAX_OUTPUT_PORT_TYPE
pod_vga_vs <= pod_vga_vs~reg0.DB_MAX_OUTPUT_PORT_TYPE
|Ivga|VgaInterface:u2|vga:u1
address[0] => altsyncram:altsyncram_component.address_a[0]
address[1] => altsyncram:altsyncram_component.address_a[1]
address[2] => altsyncram:altsyncram_component.address_a[2]
address[3] => altsyncram:altsyncram_component.address_a[3]
address[4] => altsyncram:altsyncram_component.address_a[4]
address[5] => altsyncram:altsyncram_component.address_a[5]
address[6] => altsyncram:altsyncram_component.address_a[6]
address[7] => altsyncram:altsyncram_component.address_a[7]
address[8] => altsyncram:altsyncram_component.address_a[8]
address[9] => altsyncram:altsyncram_component.address_a[9]
address[10] => altsyncram:altsyncram_component.address_a[10]
address[11] => altsyncram:altsyncram_component.address_a[11]
address[12] => altsyncram:altsyncram_component.address_a[12]
address[13] => altsyncram:altsyncram_component.address_a[13]
address[14] => altsyncram:altsyncram_component.address_a[14]
address[15] => altsyncram:altsyncram_component.address_a[15]
clock => altsyncram:altsyncram_component.clock0
q[0] <= altsyncram:altsyncram_component.q_a[0]
|Ivga|VgaInterface:u2|vga:u1|altsyncram:altsyncram_component
wren_a => ~NO_FANOUT~
wren_b => ~NO_FANOUT~
rden_b => ~NO_FANOUT~
data_a[0] => ~NO_FANOUT~
data_b[0] => ~NO_FANOUT~
address_a[0] => altsyncram_7mv:auto_generated.address_a[0]
address_a[1] => altsyncram_7mv:auto_generated.address_a[1]
address_a[2] => altsyncram_7mv:auto_generated.address_a[2]
address_a[3] => altsyncram_7mv:auto_generated.address_a[3]
address_a[4] => altsyncram_7mv:auto_generated.address_a[4]
address_a[5] => altsyncram_7mv:auto_generated.address_a[5]
address_a[6] => altsyncram_7mv:auto_generated.address_a[6]
address_a[7] => altsyncram_7mv:auto_generated.address_a[7]
address_a[8] => altsyncram_7mv:auto_generated.address_a[8]
address_a[9] => altsyncram_7mv:auto_generated.address_a[9]
address_a[10] => altsyncram_7mv:auto_generated.address_a[10]
address_a[11] => altsyncram_7mv:auto_generated.address_a[11]
address_a[12] => altsyncram_7mv:auto_generated.address_a[12]
address_a[13] => altsyncram_7mv:auto_generated.address_a[13]
address_a[14] => altsyncram_7mv:auto_generated.address_a[14]
address_a[15] => altsyncram_7mv:auto_generated.address_a[15]
address_b[0] => ~NO_FANOUT~
addressstall_a => ~NO_FANOUT~
addressstall_b => ~NO_FANOUT~
clock0 => altsyncram_7mv:auto_generated.clock0
clock1 => ~NO_FANOUT~
clocken0 => ~NO_FANOUT~
clocken1 => ~NO_FANOUT~
aclr0 => ~NO_FANOUT~
aclr1 => ~NO_FANOUT~
byteena_a[0] => ~NO_FANOUT~
byteena_b[0] => ~NO_FANOUT~
q_a[0] <= altsyncram_7mv:auto_generated.q_a[0]
q_b[0] <= <GND>
|Ivga|VgaInterface:u2|vga:u1|altsyncram:altsyncram_component|altsyncram_7mv:auto_generated
address_a[0] => ram_block1a0.PORTAADDR
address_a[0] => ram_block1a1.PORTAADDR
address_a[0] => ram_block1a2.PORTAADDR
address_a[0] => ram_block1a3.PORTAADDR
address_a[0] => ram_block1a4.PORTAADDR
address_a[0] => ram_block1a5.PORTAADDR
address_a[0] => ram_block1a6.PORTAADDR
address_a[0] => ram_block1a7.PORTAADDR
address_a[0] => ram_block1a8.PORTAADDR
address_a[0] => ram_block1a9.PORTAADDR
address_a[0] => ram_block1a10.PORTAADDR
address_a[0] => ram_block1a11.PORTAADDR
address_a[0] => ram_block1a12.PORTAADDR
address_a[0] => ram_block1a13.PORTAADDR
address_a[0] => ram_block1a14.PORTAADDR
address_a[0] => ram_block1a15.PORTAADDR
address_a[1] => ram_block1a0.PORTAADDR1
address_a[1] => ram_block1a1.PORTAADDR1
address_a[1] => ram_block1a2.PORTAADDR1
address_a[1] => ram_block1a3.PORTAADDR1
address_a[1] => ram_block1a4.PORTAADDR1
address_a[1] => ram_block1a5.PORTAADDR1
address_a[1] => ram_block1a6.PORTAADDR1
address_a[1] => ram_block1a7.PORTAADDR1
address_a[1] => ram_block1a8.PORTAADDR1
address_a[1] => ram_block1a9.PORTAADDR1
address_a[1] => ram_block1a10.PORTAADDR1
address_a[1] => ram_block1a11.PORTAADDR1
address_a[1] => ram_block1a12.PORTAADDR1
address_a[1] => ram_block1a13.PORTAADDR1
address_a[1] => ram_block1a14.PORTAADDR1
address_a[1] => ram_block1a15.PORTAADDR1
address_a[2] => ram_block1a0.PORTAADDR2
address_a[2] => ram_block1a1.PORTAADDR2
address_a[2] => ram_block1a2.PORTAADDR2
address_a[2] => ram_block1a3.PORTAADDR2
address_a[2] => ram_block1a4.PORTAADDR2
address_a[2] => ram_block1a5.PORTAADDR2
address_a[2] => ram_block1a6.PORTAADDR2
address_a[2] => ram_block1a7.PORTAADDR2
address_a[2] => ram_block1a8.PORTAADDR2
address_a[2] => ram_block1a9.PORTAADDR2
address_a[2] => ram_block1a10.PORTAADDR2
address_a[2] => ram_block1a11.PORTAADDR2
address_a[2] => ram_block1a12.PORTAADDR2
address_a[2] => ram_block1a13.PORTAADDR2
address_a[2] => ram_block1a14.PORTAADDR2
address_a[2] => ram_block1a15.PORTAADDR2
address_a[3] => ram_block1a0.PORTAADDR3
address_a[3] => ram_block1a1.PORTAADDR3
address_a[3] => ram_block1a2.PORTAADDR3
address_a[3] => ram_block1a3.PORTAADDR3
address_a[3] => ram_block1a4.PORTAADDR3
address_a[3] => ram_block1a5.PORTAADDR3
address_a[3] => ram_block1a6.PORTAADDR3
address_a[3] => ram_block1a7.PORTAADDR3
address_a[3] => ram_block1a8.PORTAADDR3
address_a[3] => ram_block1a9.PORTAADDR3
address_a[3] => ram_block1a10.PORTAADDR3
address_a[3] => ram_block1a11.PORTAADDR3
address_a[3] => ram_block1a12.PORTAADDR3
address_a[3] => ram_block1a13.PORTAADDR3
address_a[3] => ram_block1a14.PORTAADDR3
address_a[3] => ram_block1a15.PORTAADDR3
address_a[4] => ram_block1a0.PORTAADDR4
address_a[4] => ram_block1a1.PORTAADDR4
address_a[4] => ram_block1a2.PORTAADDR4
address_a[4] => ram_block1a3.PORTAADDR4
address_a[4] => ram_block1a4.PORTAADDR4
address_a[4] => ram_block1a5.PORTAADDR4
address_a[4] => ram_block1a6.PORTAADDR4
address_a[4] => ram_block1a7.PORTAADDR4
address_a[4] => ram_block1a8.PORTAADDR4
address_a[4] => ram_block1a9.PORTAADDR4
address_a[4] => ram_block1a10.PORTAADDR4
address_a[4] => ram_block1a11.PORTAADDR4
address_a[4] => ram_block1a12.PORTAADDR4
address_a[4] => ram_block1a13.PORTAADDR4
address_a[4] => ram_block1a14.PORTAADDR4
address_a[4] => ram_block1a15.PORTAADDR4
address_a[5] => ram_block1a0.PORTAADDR5
address_a[5] => ram_block1a1.PORTAADDR5
address_a[5] => ram_block1a2.PORTAADDR5
address_a[5] => ram_block1a3.PORTAADDR5
address_a[5] => ram_block1a4.PORTAADDR5
address_a[5] => ram_block1a5.PORTAADDR5
address_a[5] => ram_block1a6.PORTAADDR5
address_a[5] => ram_block1a7.PORTAADDR5
address_a[5] => ram_block1a8.PORTAADDR5
address_a[5] => ram_block1a9.PORTAADDR5
address_a[5] => ram_block1a10.PORTAADDR5
address_a[5] => ram_block1a11.PORTAADDR5
address_a[5] => ram_block1a12.PORTAADDR5
address_a[5] => ram_block1a13.PORTAADDR5
address_a[5] => ram_block1a14.PORTAADDR5
address_a[5] => ram_block1a15.PORTAADDR5
address_a[6] => ram_block1a0.PORTAADDR6
address_a[6] => ram_block1a1.PORTAADDR6
address_a[6] => ram_block1a2.PORTAADDR6
address_a[6] => ram_block1a3.PORTAADDR6
address_a[6] => ram_block1a4.PORTAADDR6
address_a[6] => ram_block1a5.PORTAADDR6
address_a[6] => ram_block1a6.PORTAADDR6
address_a[6] => ram_block1a7.PORTAADDR6
address_a[6] => ram_block1a8.PORTAADDR6
address_a[6] => ram_block1a9.PORTAADDR6
address_a[6] => ram_block1a10.PORTAADDR6
address_a[6] => ram_block1a11.PORTAADDR6
address_a[6] => ram_block1a12.PORTAADDR6
address_a[6] => ram_block1a13.PORTAADDR6
address_a[6] => ram_block1a14.PORTAADDR6
address_a[6] => ram_block1a15.PORTAADDR6
address_a[7] => ram_block1a0.PORTAADDR7
address_a[7] => ram_block1a1.PORTAADDR7
address_a[7] => ram_block1a2.PORTAADDR7
address_a[7] => ram_block1a3.PORTAADDR7
address_a[7] => ram_block1a4.PORTAADDR7
address_a[7] => ram_block1a5.PORTAADDR7
address_a[7] => ram_block1a6.PORTAADDR7
address_a[7] => ram_block1a7.PORTAADDR7
address_a[7] => ram_block1a8.PORTAADDR7
address_a[7] => ram_block1a9.PORTAADDR7
address_a[7] => ram_block1a10.PORTAADDR7
address_a[7] => ram_block1a11.PORTAADDR7
address_a[7] => ram_block1a12.PORTAADDR7
address_a[7] => ram_block1a13.PORTAADDR7
address_a[7] => ram_block1a14.PORTAADDR7
address_a[7] => ram_block1a15.PORTAADDR7
address_a[8] => ram_block1a0.PORTAADDR8
address_a[8] => ram_block1a1.PORTAADDR8
address_a[8] => ram_block1a2.PORTAADDR8
address_a[8] => ram_block1a3.PORTAADDR8
address_a[8] => ram_block1a4.PORTAADDR8
address_a[8] => ram_block1a5.PORTAADDR8
address_a[8] => ram_block1a6.PORTAADDR8
address_a[8] => ram_block1a7.PORTAADDR8
address_a[8] => ram_block1a8.PORTAADDR8
address_a[8] => ram_block1a9.PORTAADDR8
address_a[8] => ram_block1a10.PORTAADDR8
address_a[8] => ram_block1a11.PORTAADDR8
address_a[8] => ram_block1a12.PORTAADDR8
address_a[8] => ram_block1a13.PORTAADDR8
address_a[8] => ram_block1a14.PORTAADDR8
address_a[8] => ram_block1a15.PORTAADDR8
address_a[9] => ram_block1a0.PORTAADDR9
address_a[9] => ram_block1a1.PORTAADDR9
address_a[9] => ram_block1a2.PORTAADDR9
address_a[9] => ram_block1a3.PORTAADDR9
address_a[9] => ram_block1a4.PORTAADDR9
address_a[9] => ram_block1a5.PORTAADDR9
address_a[9] => ram_block1a6.PORTAADDR9
address_a[9] => ram_block1a7.PORTAADDR9
address_a[9] => ram_block1a8.PORTAADDR9
address_a[9] => ram_block1a9.PORTAADDR9
address_a[9] => ram_block1a10.PORTAADDR9
address_a[9] => ram_block1a11.PORTAADDR9
address_a[9] => ram_block1a12.PORTAADDR9
address_a[9] => ram_block1a13.PORTAADDR9
address_a[9] => ram_block1a14.PORTAADDR9
address_a[9] => ram_block1a15.PORTAADDR9
address_a[10] => ram_block1a0.PORTAADDR10
address_a[10] => ram_block1a1.PORTAADDR10
address_a[10] => ram_block1a2.PORTAADDR10
address_a[10] => ram_block1a3.PORTAADDR10
address_a[10] => ram_block1a4.PORTAADDR10
address_a[10] => ram_block1a5.PORTAADDR10
address_a[10] => ram_block1a6.PORTAADDR10
address_a[10] => ram_block1a7.PORTAADDR10
address_a[10] => ram_block1a8.PORTAADDR10
address_a[10] => ram_block1a9.PORTAADDR10
address_a[10] => ram_block1a10.PORTAADDR10
address_a[10] => ram_block1a11.PORTAADDR10
address_a[10] => ram_block1a12.PORTAADDR10
address_a[10] => ram_block1a13.PORTAADDR10
address_a[10] => ram_block1a14.PORTAADDR10
address_a[10] => ram_block1a15.PORTAADDR10
address_a[11] => ram_block1a0.PORTAADDR11
address_a[11] => ram_block1a1.PORTAADDR11
address_a[11] => ram_block1a2.PORTAADDR11
address_a[11] => ram_block1a3.PORTAADDR11
address_a[11] => ram_block1a4.PORTAADDR11
address_a[11] => ram_block1a5.PORTAADDR11
address_a[11] => ram_block1a6.PORTAADDR11
address_a[11] => ram_block1a7.PORTAADDR11
address_a[11] => ram_block1a8.PORTAADDR11
address_a[11] => ram_block1a9.PORTAADDR11
address_a[11] => ram_block1a10.PORTAADDR11
address_a[11] => ram_block1a11.PORTAADDR11
address_a[11] => ram_block1a12.PORTAADDR11
address_a[11] => ram_block1a13.PORTAADDR11
address_a[11] => ram_block1a14.PORTAADDR11
address_a[11] => ram_block1a15.PORTAADDR11
address_a[12] => address_reg_a[0].DATAIN
address_a[13] => address_reg_a[1].DATAIN
address_a[14] => address_reg_a[2].DATAIN
address_a[15] => address_reg_a[3].DATAIN
clock0 => ram_block1a0.CLK0
clock0 => ram_block1a1.CLK0
clock0 => ram_block1a2.CLK0
clock0 => ram_block1a3.CLK0
clock0 => ram_block1a4.CLK0
clock0 => ram_block1a5.CLK0
clock0 => ram_block1a6.CLK0
clock0 => ram_block1a7.CLK0
clock0 => ram_block1a8.CLK0
clock0 => ram_block1a9.CLK0
clock0 => ram_block1a10.CLK0
clock0 => ram_block1a11.CLK0
clock0 => ram_block1a12.CLK0
clock0 => ram_block1a13.CLK0
clock0 => ram_block1a14.CLK0
clock0 => ram_block1a15.CLK0
clock0 => address_reg_a[7].CLK
clock0 => address_reg_a[6].CLK
clock0 => address_reg_a[5].CLK
clock0 => address_reg_a[4].CLK
clock0 => address_reg_a[3].CLK
clock0 => address_reg_a[2].CLK
clock0 => address_reg_a[1].CLK
clock0 => address_reg_a[0].CLK
q_a[0] <= mux_gcb:mux2.result[0]
|Ivga|VgaInterface:u2|vga:u1|altsyncram:altsyncram_component|altsyncram_7mv:auto_generated|mux_gcb:mux2
result[0] <= w_result134w.DB_MAX_OUTPUT_PORT_TYPE
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -