⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pwm.par

📁 一个在xilinx的ise环境下编译仿真成功的pWM程序。
💻 PAR
字号:
Release 6.3i Par G.35Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.USER-MA::  Sat Apr 22 21:10:25 2006C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 pwm_map.ncd pwm.ncd
pwm.pcf Constraints file: pwm.pcfLoading device database for application Par from file "pwm_map.ncd".   "pwm" is an NCD, version 2.38, device xc2s100, package pq208, speed -5Loading device for application Par from file 'v100.nph' in environment
C:/Xilinx.Device speed data version:  PRODUCTION 1.27 2004-06-25.Resolved that IOB <keyin<0>> must be placed at site P62.Resolved that IOB <keyin<1>> must be placed at site P63.Resolved that IOB <pwm_out> must be placed at site P164.Resolved that GCLKIOB <clock> must be placed at site P77.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs             3 out of 140     2%      Number of LOCed External IOBs    3 out of 3     100%   Number of SLICEs                   19 out of 1200    1%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:9896b5) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:98c979) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file pwm.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 97 unrouted;       REAL time: 0 secs Phase 2: 84 unrouted;       REAL time: 0 secs Phase 3: 2 unrouted;       REAL time: 0 secs Phase 4: 0 unrouted;       REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+|         Clock Net          | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+|       clock_BUFGP          |  Global  |    9   |  0.160     |  0.673      |+----------------------------+----------+--------+------------+-------------+|         count<15>          |   Local  |    6   |  0.165     |  3.382      |+----------------------------+----------+--------+------------+-------------+   The Delay Summary Report   The SCORE FOR THIS DESIGN is: 174The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        1.327   The MAXIMUM PIN DELAY IS:                               4.637   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   2.057   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 5.00  d >= 5.00   ---------   ---------   ---------   ---------   ---------   ---------          55          23           2           7          10           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 0 secs Total CPU time to PAR completion: 0 secs Peak Memory Usage:  49 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file pwm.ncd.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -