⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fdiv_cnt_new.rpt

📁 用verlog HDL写的电子日历,可以显示年,月,日和时间,具有闹铃的功能
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Informatione:\amj\2003_2004year\course\eda\2004year\2004_experiment\my_design\c&c\scheme2\fdiv_cnt_new.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 06/07/2004 22:56:41

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

fdiv_cnt_new
      EPF10K10TC144-3      10     58     0    0         0  %    176      30 %

User Pins:                 10     58     0  



Project Informatione:\amj\2003_2004year\course\eda\2004year\2004_experiment\my_design\c&c\scheme2\fdiv_cnt_new.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Flipflop '|fdiv28_31:57|:499' stuck at GND
Warning: Flipflop '|fdiv12:70|:102' stuck at GND
Warning: Flipflop '|fdiv12:70|:101' stuck at GND
Warning: Flipflop '|fdiv12:70|:100' stuck at GND


Project Informatione:\amj\2003_2004year\course\eda\2004year\2004_experiment\my_design\c&c\scheme2\fdiv_cnt_new.rpt

** FILE HIERARCHY **



|fdiv100:52|
|fdiv100:52|lpm_add_sub:51|
|fdiv100:52|lpm_add_sub:51|addcore:adder|
|fdiv100:52|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|fdiv100:52|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|fdiv100:52|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|
|fdiv60:53|
|fdiv60:53|lpm_add_sub:96|
|fdiv60:53|lpm_add_sub:96|addcore:adder|
|fdiv60:53|lpm_add_sub:96|altshift:result_ext_latency_ffs|
|fdiv60:53|lpm_add_sub:96|altshift:carry_ext_latency_ffs|
|fdiv60:53|lpm_add_sub:96|altshift:oflow_ext_latency_ffs|
|fdiv60:53|lpm_add_sub:97|
|fdiv60:53|lpm_add_sub:97|addcore:adder|
|fdiv60:53|lpm_add_sub:97|altshift:result_ext_latency_ffs|
|fdiv60:53|lpm_add_sub:97|altshift:carry_ext_latency_ffs|
|fdiv60:53|lpm_add_sub:97|altshift:oflow_ext_latency_ffs|
|fdiv60:54|
|fdiv60:54|lpm_add_sub:96|
|fdiv60:54|lpm_add_sub:96|addcore:adder|
|fdiv60:54|lpm_add_sub:96|altshift:result_ext_latency_ffs|
|fdiv60:54|lpm_add_sub:96|altshift:carry_ext_latency_ffs|
|fdiv60:54|lpm_add_sub:96|altshift:oflow_ext_latency_ffs|
|fdiv60:54|lpm_add_sub:97|
|fdiv60:54|lpm_add_sub:97|addcore:adder|
|fdiv60:54|lpm_add_sub:97|altshift:result_ext_latency_ffs|
|fdiv60:54|lpm_add_sub:97|altshift:carry_ext_latency_ffs|
|fdiv60:54|lpm_add_sub:97|altshift:oflow_ext_latency_ffs|
|fdiv24:55|
|fdiv24:55|lpm_add_sub:96|
|fdiv24:55|lpm_add_sub:96|addcore:adder|
|fdiv24:55|lpm_add_sub:96|altshift:result_ext_latency_ffs|
|fdiv24:55|lpm_add_sub:96|altshift:carry_ext_latency_ffs|
|fdiv24:55|lpm_add_sub:96|altshift:oflow_ext_latency_ffs|
|fdiv24:55|lpm_add_sub:97|
|fdiv24:55|lpm_add_sub:97|addcore:adder|
|fdiv24:55|lpm_add_sub:97|altshift:result_ext_latency_ffs|
|fdiv24:55|lpm_add_sub:97|altshift:carry_ext_latency_ffs|
|fdiv24:55|lpm_add_sub:97|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|
|fdiv28_31:57|lpm_add_sub:554|
|fdiv28_31:57|lpm_add_sub:554|addcore:adder|
|fdiv28_31:57|lpm_add_sub:554|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:554|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:554|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:555|
|fdiv28_31:57|lpm_add_sub:555|addcore:adder|
|fdiv28_31:57|lpm_add_sub:555|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:555|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:555|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:556|
|fdiv28_31:57|lpm_add_sub:556|addcore:adder|
|fdiv28_31:57|lpm_add_sub:556|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:556|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:556|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:557|
|fdiv28_31:57|lpm_add_sub:557|addcore:adder|
|fdiv28_31:57|lpm_add_sub:557|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:557|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:557|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:558|
|fdiv28_31:57|lpm_add_sub:558|addcore:adder|
|fdiv28_31:57|lpm_add_sub:558|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:558|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:558|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:559|
|fdiv28_31:57|lpm_add_sub:559|addcore:adder|
|fdiv28_31:57|lpm_add_sub:559|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:559|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:559|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:560|
|fdiv28_31:57|lpm_add_sub:560|addcore:adder|
|fdiv28_31:57|lpm_add_sub:560|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:560|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:560|altshift:oflow_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:561|
|fdiv28_31:57|lpm_add_sub:561|addcore:adder|
|fdiv28_31:57|lpm_add_sub:561|altshift:result_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:561|altshift:carry_ext_latency_ffs|
|fdiv28_31:57|lpm_add_sub:561|altshift:oflow_ext_latency_ffs|
|fdiv7:58|
|fdiv7:58|lpm_add_sub:35|
|fdiv7:58|lpm_add_sub:35|addcore:adder|
|fdiv7:58|lpm_add_sub:35|altshift:result_ext_latency_ffs|
|fdiv7:58|lpm_add_sub:35|altshift:carry_ext_latency_ffs|
|fdiv7:58|lpm_add_sub:35|altshift:oflow_ext_latency_ffs|
|fdivyear:59|
|fdivyear:59|lpm_add_sub:370|
|fdivyear:59|lpm_add_sub:370|addcore:adder|
|fdivyear:59|lpm_add_sub:370|altshift:result_ext_latency_ffs|
|fdivyear:59|lpm_add_sub:370|altshift:carry_ext_latency_ffs|
|fdivyear:59|lpm_add_sub:370|altshift:oflow_ext_latency_ffs|
|fdivyear:59|lpm_add_sub:371|
|fdivyear:59|lpm_add_sub:371|addcore:adder|
|fdivyear:59|lpm_add_sub:371|altshift:result_ext_latency_ffs|
|fdivyear:59|lpm_add_sub:371|altshift:carry_ext_latency_ffs|
|fdivyear:59|lpm_add_sub:371|altshift:oflow_ext_latency_ffs|
|fdiv12:70|
|fdiv12:70|lpm_add_sub:119|
|fdiv12:70|lpm_add_sub:119|addcore:adder|
|fdiv12:70|lpm_add_sub:119|altshift:result_ext_latency_ffs|
|fdiv12:70|lpm_add_sub:119|altshift:carry_ext_latency_ffs|
|fdiv12:70|lpm_add_sub:119|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\amj\2003_2004year\course\eda\2004year\2004_experiment\my_design\c&c\scheme2\fdiv_cnt_new.rpt
fdiv_cnt_new

***** Logic for device 'fdiv_cnt_new' compiled without errors.




Device: EPF10K10TC144-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R           R   y R   R   R R   R           R R R R R R R   R     R R R  
                E       m   E   e E   E   E E   E   s s     E E E E E E E   E     E E E  
                S       o   S   a S   S   S S   S G e e s V S S S S S S S   S     S S S  
                E       n G E y r E V E   E E G E N t t e C E E E E E E E V E     E E E  
                R s d m _ N R e _ R C R d R R N R D _ _ t C R R R R R R R C R     R R R  
                V e a o c D V a c V C V a V V D V I m s _ I V V V V V V V C V h h V V V  
                E c y n l I E r l E I E y E E I E N i e h N E E E E E E E I E r r E E E  
                D 2 7 5 k O D 7 k D O D 3 D D O D T n c r T D D D D D D D O D 2 3 D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GNDIO 
    VCCINT |  6                                                                         103 | GNDINT 
      mon7 |  7                                                                         102 | min4 
     week3 |  8                                                                         101 | min5 
  set_week |  9                                                                         100 | min6 
  RESERVED | 10                                                                          99 | min1 
     week2 | 11                                                                          98 | h_clk 
      min2 | 12                                                                          97 | min7 
     week1 | 13                                                                          96 | min0 
     week0 | 14                                                                          95 | min3 
     GNDIO | 15                                                                          94 | VCCIO 
    GNDINT | 16                                                                          93 | VCCINT 
       hr6 | 17                                                                          92 | sec6 
      sec1 | 18                                                                          91 | sec5 
      day1 | 19                             EPF10K10TC144-3                              90 | hr5 
      sec3 | 20                                                                          89 | hr7 
       hr0 | 21                                                                          88 | hr1 
      day4 | 22                                                                          87 | hr4 
      day5 | 23                                                                          86 | sec4 
     VCCIO | 24                                                                          85 | GNDIO 
    VCCINT | 25                                                                          84 | GNDINT 
     year6 | 26                                                                          83 | mon0 
      mon3 | 27                                                                          82 | s_clk 
     year3 | 28                                                                          81 | mon2 
     year1 | 29                                                                          80 | year5 
     year2 | 30                                                                          79 | set_year 
     year0 | 31                                                                          78 | year4 
      mon4 | 32                                                                          77 | ^MSEL0 
      mon1 | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
      sec0 | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R s R R V s d d R G d V V c c c G G m s V m R R R G R R d R V R  
                E E E N E e E E C e a a E N a C C l l l N N o e C i E E E N E E a E C E  
                S S S D S t S S C t y y S D y C C r k r D D n c C n S S S D S S y S C S  
                E E E I E _ E E I _ 2 0 E I 6 I I _   _ I I 6 7 I _ E E E I E E _ E I E  
                R R R O R d R R O m     R O   N N t   d N N     O c R R R O R R c R O R  
                V V V   V a V V   o     V     T T i   a T T       l V V V   V V l V   V  
                E E E   E y E E   n     E         m   t           k E E E   E E k E   E  
                D D D   D   D D         D         e   e             D D D   D D   D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -