⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ecc.rpt

📁 用verlog HDL写的电子日历,可以显示年,月,日和时间,具有闹铃的功能
💻 RPT
📖 第 1 页 / 共 5 页
字号:
A10      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       8/22( 36%)   
A11      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2       6/22( 27%)   
A13      6/ 8( 75%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
A14      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      17/22( 77%)   
A15      8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    2/2    0/2       9/22( 40%)   
A16      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2      10/22( 45%)   
A17      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      18/22( 81%)   
A18      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       8/22( 36%)   
A19      8/ 8(100%)   3/ 8( 37%)   7/ 8( 87%)    1/2    0/2       5/22( 22%)   
A20      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    2/2    0/2      13/22( 59%)   
A21      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2      15/22( 68%)   
A23      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
A24      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      15/22( 68%)   
B1       5/ 8( 62%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       9/22( 40%)   
B2       7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    1/2    0/2       8/22( 36%)   
B4       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B8       8/ 8(100%)   1/ 8( 12%)   6/ 8( 75%)    1/2    0/2       3/22( 13%)   
B9       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    0/2       7/22( 31%)   
B10      3/ 8( 37%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2       6/22( 27%)   
B11      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    2/2    0/2      16/22( 72%)   
B12      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       8/22( 36%)   
B13      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      17/22( 77%)   
B14      3/ 8( 37%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      10/22( 45%)   
B15      8/ 8(100%)   5/ 8( 62%)   6/ 8( 75%)    1/2    0/2       4/22( 18%)   
B16      4/ 8( 50%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      10/22( 45%)   
B17      6/ 8( 75%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      10/22( 45%)   
B18      8/ 8(100%)   3/ 8( 37%)   6/ 8( 75%)    1/2    0/2       2/22(  9%)   
B19      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2      15/22( 68%)   
B20      6/ 8( 75%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       5/22( 22%)   
B21      8/ 8(100%)   3/ 8( 37%)   4/ 8( 50%)    1/2    0/2       3/22( 13%)   
B23      8/ 8(100%)   1/ 8( 12%)   7/ 8( 87%)    1/2    0/2       8/22( 36%)   
B24      6/ 8( 75%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      14/22( 63%)   
C1       5/ 8( 62%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       8/22( 36%)   
C3       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       5/22( 22%)   
C4       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       5/22( 22%)   
C5       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       2/22(  9%)   
C6       7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2      10/22( 45%)   
C7       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       1/22(  4%)   
C9       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2      14/22( 63%)   
C11      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2      11/22( 50%)   
C13      8/ 8(100%)   5/ 8( 62%)   7/ 8( 87%)    1/2    0/2       5/22( 22%)   
C15      4/ 8( 50%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
C16      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       4/22( 18%)   
C17      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C18      8/ 8(100%)   4/ 8( 50%)   6/ 8( 75%)    2/2    1/2       9/22( 40%)   
C19      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
C20      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2      14/22( 63%)   
C22      3/ 8( 37%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
C23      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    1/2    0/2      12/22( 54%)   
C24      3/ 8( 37%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            23/53     ( 43%)
Total logic cells used:                        400/576    ( 69%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.36/4    ( 84%)
Total fan-in:                                1346/2304    ( 58%)

Total input pins required:                       4
Total input I/O cell registers required:         0
Total output pins required:                     22
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    400
Total flipflops required:                      115
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                       142/ 576   ( 24%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   8   3   0   8   5   8   3   8   7   8   0   0   6   8   8   8   8   8   8   8   8   0   8   8    152/0  
 B:      5   7   0   8   0   0   0   8   8   3   8   8   0   8   3   8   4   6   8   8   6   8   0   8   6    128/0  
 C:      5   0   8   8   8   7   2   0   8   0   8   0   0   8   0   4   8   8   8   8   8   0   3   8   3    120/0  

Total:  18  15  11  16  16  12  10  11  24  10  24   8   0  22  11  20  20  22  24  24  22  16   3  24  17    400/0  



Device-Specific Information:      e:\amj\eda\experiment\calendar_clock\ecc.rpt
ecc

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    1  clk
  44      -     -    -    --      INPUT  G             0    0    0    0  mode
  84      -     -    -    --      INPUT  G             0    0    0    0  select
  83      -     -    -    13      INPUT                0    0    0    5  set


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:      e:\amj\eda\experiment\calendar_clock\ecc.rpt
ecc

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  53      -     -    -    20     OUTPUT                0    1    0    0  alarm
  71      -     -    A    --     OUTPUT                0    1    0    0  alarm2
  69      -     -    A    --     OUTPUT                0    1    0    0  clk_4Hz
  61      -     -    C    --     OUTPUT                0    1    0    0  day_clk
  24      -     -    B    --     OUTPUT                0    0    0    0  dp
  65      -     -    B    --     OUTPUT                0    1    0    0  ear
  67      -     -    B    --     OUTPUT                0    1    0    0  h_clk
  25      -     -    B    --     OUTPUT                0    1    0    0  min_clk
  23      -     -    B    --     OUTPUT                0    1    0    0  out0
  22      -     -    B    --     OUTPUT                0    1    0    0  out1
  21      -     -    B    --     OUTPUT                0    1    0    0  out2
  19      -     -    A    --     OUTPUT                0    1    0    0  out3
  18      -     -    A    --     OUTPUT                0    1    0    0  out4
  17      -     -    A    --     OUTPUT                0    1    0    0  out5
  16      -     -    A    --     OUTPUT                0    1    0    0  out6
  78      -     -    -    24     OUTPUT                0    1    0    0  scan_en1
  79      -     -    -    24     OUTPUT                0    1    0    0  scan_en2
  80      -     -    -    23     OUTPUT                0    1    0    0  scan_en3
  81      -     -    -    22     OUTPUT                0    1    0    0  scan_en4
  10      -     -    -    01     OUTPUT                0    1    0    0  scan_en5
  11      -     -    -    01     OUTPUT                0    1    0    0  scan_en6
   8      -     -    -    03     OUTPUT                0    1    0    0  s_clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:      e:\amj\eda\experiment\calendar_clock\ecc.rpt
ecc

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    B    21       AND2                0    2    0    1  |alarm:100|lpm_add_sub:463|addcore:adder|:55
   -      7     -    B    21       AND2                0    3    0    1  |alarm:100|lpm_add_sub:463|addcore:adder|:59
   -      6     -    B    18       AND2                0    2    0    1  |alarm:100|lpm_add_sub:464|addcore:adder|:55
   -      1     -    A    15       AND2                0    2    0    1  |alarm:100|lpm_add_sub:465|addcore:adder|:55
   -      6     -    A    15       AND2                0    3    0    1  |alarm:100|lpm_add_sub:465|addcore:adder|:59

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -