⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 width.ref

📁 openaccess与verilog互相转化时所用的源代码
💻 REF
📖 第 1 页 / 共 5 页
字号:
******************************************************************************* No Explode, No EMH******************************************************************************Contents of width_design.D8BB.netlist    Contents of TOP module D8BB            Term: 'in[7:0]' (ModBusTerm)        	TermType:	input        	NumBits:	8        	Net:		'in[7:0]'        	Position:	0            Term: 'out' (ModScalarTerm)        	TermType:	output        	NumBits:	1        	Net:		'out'        	Position:	1            Net: 'in[7:0]' (ModBusNet)            Net: 'out' (ModScalarNet)Contents of width_design.A8BB.netlist    Contents of TOP module A8BB            Term: 'in[0:7]' (ModBusTerm)        	TermType:	input        	NumBits:	8        	Net:		'in[0:7]'        	Position:	0            Term: 'out' (ModScalarTerm)        	TermType:	output        	NumBits:	1        	Net:		'out'        	Position:	1            Net: 'in[0:7]' (ModBusNet)            Net: 'out' (ModScalarNet)Warning: The width of terminal "in[7:0]" does not match the width of net "a[3:0]". Some bits are unconnected.Warning: The width of terminal "in[7:0]" does not match the width of net "{b,c,d,e}". Some bits are unconnected.Warning: The width of terminal "in[7:0]" does not match the width of net "z[15:0]". Some bits are unconnected.Warning: The width of terminal "in[7:0]" does not match the width of net "{b,14*c,d}". Some bits are unconnected.Warning: The width of terminal "in[0:7]" does not match the width of net "a[3:0]". Some bits are unconnected.Warning: The width of terminal "in[0:7]" does not match the width of net "{b,c,d,e}". Some bits are unconnected.Warning: The width of terminal "in[0:7]" does not match the width of net "z[15:0]". Some bits are unconnected.Warning: The width of terminal "in[0:7]" does not match the width of net "{b,14*c,d}". Some bits are unconnected.Warning: The width of terminal "in[0:7]" does not match the width of net "{b,5*c,d}". Some bits are unconnected.Contents of width_design.top.netlist    Contents of TOP module top            Net: 'a[3:0]' (ModBusNet)            Net: 'b' (ModScalarNet)            Net: 'c' (ModScalarNet)            Net: 'd' (ModScalarNet)            Net: 'e' (ModScalarNet)            Net: 'x' (ModScalarNet)            Net: 'y' (ModScalarNet)            Net: 'z[15:0]' (ModBusNet)            Net: 'p[31:0]' (ModBusNet)            Net: 'UNCONNECTED_oaVerilogIn0_[3:0]' (ModBusNet)            Net: 'UNCONNECTED_oaVerilogIn0_[3:0],a[3:0]' (ModBundleNet)            Net: 'b,c,d,e' (ModBundleNet)            Net: 'UNCONNECTED_oaVerilogIn1_[3:0]' (ModBusNet)            Net: 'UNCONNECTED_oaVerilogIn1_[3:0],b,c,d,e' (ModBundleNet)            Net: 'z[7:0]' (ModBusNet)            Net: 'b,14*c,d' (ModBundleNet)            Net: 'b,7*c' (ModBundleNet)            Net: 'UNCONNECTED_oaVerilogIn2_[3:0]' (ModBusNet)            Net: 'a[3:0],UNCONNECTED_oaVerilogIn2_[3:0]' (ModBundleNet)            Net: 'UNCONNECTED_oaVerilogIn3_[3:0]' (ModBusNet)            Net: 'b,c,d,e,UNCONNECTED_oaVerilogIn3_[3:0]' (ModBundleNet)            Net: 'b,30*c,d' (ModBundleNet)            Net: 'b,5*c,d' (ModBundleNet)            Net: 'UNCONNECTED_oaVerilogIn4_' (ModScalarNet)            Net: 'b,5*c,d,UNCONNECTED_oaVerilogIn4_' (ModBundleNet)            Net: 'b,13*c,d' (ModBundleNet)        ModInst:        	Is Bound:		yes        	InstName:		I01        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I02        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I21        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I22        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I03        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I04        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I23        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I24        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I05        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I06        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I25        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I26        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I07        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I08        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I27        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I28        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I09        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I10        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I29        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I30        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I11        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I12        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I13        	LibName:		width_design        	CellName:		A16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I14        	LibName:		width_design        	CellName:		A16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I15        	LibName:		width_design        	CellName:		A16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I16        	LibName:		width_design        	CellName:		A16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I17        	LibName:		width_design        	CellName:		D8BB        	ViewName:		netlist        	Master Cell Name:	D8BB        	NumBits:		1        ModInst:        	Is Bound:		yes        	InstName:		I18        	LibName:		width_design        	CellName:		A8BB        	ViewName:		netlist        	Master Cell Name:	A8BB        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I19        	LibName:		width_design        	CellName:		D16BB        	ViewName:		abstract        	NumBits:		1        ModInst:        	Is Bound:		no        	InstName:		I20        	LibName:		width_design        	CellName:		A16BB        	ViewName:		abstract        	NumBits:		1        ModInstTerm:        	Net:	a[3:0]        	Inst:	I15	Posit:	0 (not bound)        ModInstTerm:        	Net:	a[3:0]        	Inst:	I13        	Term:	in[3:0] (not bound)        ModInstTerm:        	Net:	a[3:0]        	Inst:	I11	Posit:	0 (not bound)        ModInstTerm:        	Net:	a[3:0]        	Inst:	I09        	Term:	in[3:0] (not bound)        ModInstTerm:        	Net:	a[3:0]        	Inst:	I07	Posit:	0 (not bound)        ModInstTerm:        	Net:	a[3:0]        	Inst:	I03	Posit:	0 (not bound)        ModInstTerm:        	Net:	x        	Inst:	I20        	Term:	out (not bound)        ModInstTerm:        	Net:	x        	Inst:	I18        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I15	Posit:	1 (not bound)        ModInstTerm:        	Net:	x        	Inst:	I13        	Term:	out (not bound)        ModInstTerm:        	Net:	x        	Inst:	I11	Posit:	1 (not bound)        ModInstTerm:        	Net:	x        	Inst:	I30        	Term:	out (not bound)        ModInstTerm:        	Net:	x        	Inst:	I29        	Term:	out (not bound)        ModInstTerm:        	Net:	x        	Inst:	I09        	Term:	out (not bound)        ModInstTerm:        	Net:	x        	Inst:	I28	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I27	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I07	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I26        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I25        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I05        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I24	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I23	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I03	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I22        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I21        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	x        	Inst:	I01        	Term:	out (bound to 'out')        ModInstTerm:        	Net:	y        	Inst:	I19	Posit:	1 (not bound)        ModInstTerm:        	Net:	y        	Inst:	I17	Posit:	1 (bound to 'out')        ModInstTerm:        	Net:	y        	Inst:	I16	Posit:	1 (not bound)        ModInstTerm:        	Net:	y        	Inst:	I14        	Term:	out (not bound)        ModInstTerm:        	Net:	y        	Inst:	I12	Posit:	1 (not bound)        ModInstTerm:        	Net:	y        	Inst:	I10        	Term:	out (not bound)        ModInstTerm:        	Net:	y        	Inst:	I08	Posit:	1 (bound to 'out')

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -