📄 ieeeports.ref
字号:
InstName: i12 LibName: IEEEports_design CellName: busBundleMems ViewName: netlist Master Cell Name: busBundleMems NumBits: 1 ModInstTerm: Net: w1 Inst: i1 Posit: 0 (bound to 'a') ModInstTerm: Net: w2 Inst: i1 Posit: 1 (bound to '_oaVerilogIn1_a') ModInstTerm: Net: w3 Inst: i1 Posit: 2 (bound to 'UNCONNECTED_oaVerilogIn0_') ModInstTerm: Net: w4 Inst: i1 Posit: 3 (bound to 'c') ModInstTerm: Net: w11 Inst: i2 Term: i[1] (bound to 'i[1]') ModInstTerm: Net: w11 Inst: i1 Posit: 6 (bound to 'i[1]') ModInstTerm: Net: n1 Inst: i2 Term: a (bound to 'a') ModInstTerm: Net: n2 Inst: i2 Term: c (bound to 'c') ModInstTerm: Net: n5[1:0] Inst: i2 Term: f[1:0] (bound to 'f[1:0]') ModInstTerm: Net: n6[1:0] Inst: i2 Term: g[1:0] (bound to 'g[1:0]') ModInstTerm: Net: w7,w8 Inst: i1 Posit: 4 (bound to 'f[1:0]') ModInstTerm: Net: w9,w10 Inst: i1 Posit: 5 (bound to 'g[1:0]')Reader succeeded******************************************************************************* No Explode, EMH******************************************************************************Info: The top module is topContents of IEEEports_designEMH.top.netlist Contents of module test Term: 'k[0]' (ModBusTermBit) TermType: inputOutput NumBits: 1 Net: 'k[0]' Position: 8 Term: 'h[7:0]' (ModBusTerm) TermType: output NumBits: 8 Net: 'h[7:0]' Position: 7 Term: 'g[7:0]' (ModBusTerm) TermType: output NumBits: 8 Net: 'g[7:0]' Position: 6 Term: 'f[7:0]' (ModBusTerm) TermType: output NumBits: 8 Net: 'f[7:0]' Position: 5 Term: 'e[7:0]' (ModBusTerm) TermType: output NumBits: 8 Net: 'e[7:0]' Position: 4 Term: 'd[7:0]' (ModBusTerm) TermType: input NumBits: 8 Net: 'd[7:0]' Position: 3 Term: 'c[7:0]' (ModBusTerm) TermType: input NumBits: 8 Net: 'c[7:0]' Position: 2 Term: 'b[7:0]' (ModBusTerm) TermType: input NumBits: 8 Net: 'b[7:0]' Position: 1 Term: 'a[7:0]' (ModBusTerm) TermType: input NumBits: 8 Net: 'a[7:0]' Position: 0 Net: 'k[0]' (ModBusNetBit) Net: 'h[7:0]' (ModBusNet) Net: 'g[7:0]' (ModBusNet) Net: 'f[7:0]' (ModBusNet) Net: 'e[7:0]' (ModBusNet) Net: 'd[7:0]' (ModBusNet) Net: 'c[7:0]' (ModBusNet) Net: 'b[7:0]' (ModBusNet) Net: 'a[7:0]' (ModBusNet) Contents of module same_port Term: 'b' (ModScalarTerm) TermType: input NumBits: 1 Net: 'i' Position: 1 Term: 'a' (ModScalarTerm) TermType: input NumBits: 1 Net: 'i' Position: 0 Net: 'i' (ModScalarNet) Contents of module renamed_concat Term: 'g' (ModScalarTerm) TermType: output NumBits: 1 Net: 'h[1]' Position: 2 Term: 'f' (ModScalarTerm) TermType: input NumBits: 1 Net: 'f' Position: 1 Term: 'a[0:1]' (ModBusTerm) TermType: input NumBits: 2 Net: 'b,c' Position: 0 Net: 'b,c' (ModBundleNet) Net: 'h[1]' (ModBusNetBit) Net: 'h[7:0]' (ModBusNet) Net: 'f' (ModScalarNet) Net: 'c' (ModScalarNet) Net: 'b' (ModScalarNet) Contents of module split_ports Term: 'a[3:0]' (ModBusTerm) TermType: output NumBits: 4 Net: 'a[3:0]' Position: 1 Term: 'a[7:4]' (ModBusTerm) TermType: output NumBits: 4 Net: 'a[7:4]' Position: 0 Net: 'a[3:0]' (ModBusNet) Net: 'a[7:4]' (ModBusNet) Net: 'a[7:0]' (ModBusNet) Contents of module overlapping Term: 'a[3:0]' (ModBusTerm) TermType: inputOutput NumBits: 4 Net: 'a[3:0]' Position: 1 Term: 'a[1:0]' (ModBusTerm) TermType: inputOutput NumBits: 2 Net: 'a[1:0]' Position: 0 Net: 'a[1:0]' (ModBusNet) Net: 'a[3:0]' (ModBusNet) Contents of module same_input Term: '_oaVerilogIn1_c[0]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'c[0]' Position: 7 Term: 'c[0]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'c[0]' Position: 6 Term: '_oaVerilogIn1_c[1]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'c[1]' Position: 5 Term: 'c[1]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'c[1]' Position: 4 Term: '_oaVerilogIn1_b[1:0]' (ModBusTerm) TermType: output NumBits: 2 Net: 'b[1:0]' Position: 3 Term: 'b[1:0]' (ModBusTerm) TermType: output NumBits: 2 Net: 'b[1:0]' Position: 2 Term: '_oaVerilogIn1_a' (ModScalarTerm) TermType: input NumBits: 1 Net: 'a' Position: 1 Term: 'a' (ModScalarTerm) TermType: input NumBits: 1 Net: 'a' Position: 0 Net: 'c[0]' (ModBusNetBit) Net: 'c[1]' (ModBusNetBit) Net: 'c[1:0]' (ModBusNet) Net: 'b[1:0]' (ModBusNet) Net: 'a' (ModScalarNet) Contents of module concat_ports Term: 'e' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'f' Position: 1 Term: 'c,d,g[1],g[0],h[0]' (ModBundleTerm) TermType: inputOutput NumBits: 5 Net: 'c,d,g[1],g[0],h[0]' Position: 0 Net: 'g[1:0]' (ModBusNet) Net: 'c,d,g[1],g[0],h[0]' (ModBundleNet) Net: 'h[0]' (ModBusNetBit) Net: 'h[1:0]' (ModBusNet) Net: 'g[3:0]' (ModBusNet) Net: 'f' (ModScalarNet) Net: 'd' (ModScalarNet) Net: 'c' (ModScalarNet) Contents of module complex_ports Term: 'i[1]' (ModBusTermBit) TermType: output NumBits: 1 Net: 'i[1]' Position: 6 Term: 'g[1:0]' (ModBusTerm) TermType: input NumBits: 2 Net: 'h[1:0]' Position: 5 Term: 'f[1:0]' (ModBusTerm) TermType: input NumBits: 2 Net: 'f[1:0]' Position: 4 Term: 'c' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'UNCONNECTED_oaVerilogIn1_' Position: 3 Term: 'UNCONNECTED_oaVerilogIn0_' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'UNCONNECTED_oaVerilogIn0_' Position: 2 Term: '_oaVerilogIn1_a' (ModScalarTerm) TermType: input NumBits: 1 Net: 'b' Position: 1 Term: 'a' (ModScalarTerm) TermType: input NumBits: 1 Net: 'b' Position: 0 Net: 'UNCONNECTED_oaVerilogIn1_' (ModScalarNet) Net: 'UNCONNECTED_oaVerilogIn0_' (ModScalarNet) Net: 'i[1]' (ModBusNetBit) Net: 'h[1:0]' (ModBusNet) Net: 'f[1:0]' (ModBusNet) Net: 'b' (ModScalarNet) Contents of module unconnected_ports Term: 'c' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'UNCONNECTED_oaVerilogIn2_' Position: 2 Term: 'b' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'UNCONNECTED_oaVerilogIn1_' Position: 1 Term: 'a' (ModScalarTerm) TermType: inputOutput NumBits: 1 Net: 'UNCONNECTED_oaVerilogIn0_' Position: 0 Net: 'UNCONNECTED_oaVerilogIn2_' (ModScalarNet) Net: 'UNCONNECTED_oaVerilogIn1_' (ModScalarNet) Net: 'UNCONNECTED_oaVerilogIn0_' (ModScalarNet) Contents of module bitMembers Term: 'c[2]' (ModBusTermBit) TermType: output NumBits: 1 Net: 'c[2]' Position: 2 Term: 'b[1]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'b[1]' Position: 1 Term: 'a[0]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'a[0]' Position: 0 Net: 'c[2]' (ModBusNetBit) Net: 'c[0:3]' (ModBusNet) Net: 'b[1]' (ModBusNetBit) Net: 'b[0:1]' (ModBusNet) Net: 'a[0]' (ModBusNetBit) Net: 'a[0:1]' (ModBusNet) Contents of module busBundleMems Term: 'a[3:0],b[0],c' (ModBundleTerm) TermType: input NumBits: 6 Net: 'a[3:0],b[0],c' Position: 2 Term: 'b[0]' (ModBusTermBit) TermType: input NumBits: 1 Net: 'b[0]' Position: 1 Term: 'a[3:0]' (ModBusTerm) TermType: input NumBits: 4 Net: 'a[3:0]' Position: 0 Net: 'a[3:0],b[0],c' (ModBundleNet) Net: 'c' (ModScalarNet) Net: 'b[0]' (ModBusNetBit) Net: 'a[3:0]' (ModBusNet) Contents of TOP module top Net: 'w9,w10' (ModBundleNet) Net: 'w7,w8' (ModBundleNet) Net: 'n6[1:0]' (ModBusNet) Net: 'n5[1:0]' (ModBusNet) Net: 'n4' (ModScalarNet) Net: 'n3' (ModScalarNet) Net: 'n2' (ModScalarNet) Net: 'n1' (ModScalarNet) Net: 'w11' (ModScalarNet) Net: 'w10' (ModScalarNet) Net: 'w9' (ModScalarNet) Net: 'w8' (ModScalarNet) Net: 'w7' (ModScalarNet) Net: 'w6' (ModScalarNet) Net: 'w5' (ModScalarNet) Net: 'w4' (ModScalarNet) Net: 'w3' (ModScalarNet) Net: 'w2' (ModScalarNet) Net: 'w1' (ModScalarNet) ModInst: Is Bound: yes InstName: i12 Master Cell Name: busBundleMems NumBits: 1 ModInst: Is Bound: yes InstName: i11 Master Cell Name: bitMembers NumBits: 1 ModInst: Is Bound: yes InstName: i10 Master Cell Name: overlapping NumBits: 1 ModInst: Is Bound: yes InstName: i9 Master Cell Name: unconnected_ports NumBits: 1 ModInst: Is Bound: yes InstName: i8 Master Cell Name: concat_ports NumBits: 1 ModInst: Is Bound: yes InstName: i7 Master Cell Name: same_input NumBits: 1 ModInst: Is Bound: yes InstName: i6 Master Cell Name: split_ports NumBits: 1 ModInst: Is Bound: yes InstName: i5 Master Cell Name: renamed_concat NumBits: 1 ModInst: Is Bound: yes InstName: i4 Master Cell Name: same_port NumBits: 1 ModInst: Is Bound: yes InstName: i3 Master Cell Name: test NumBits: 1 ModInst: Is Bound: yes InstName: i2 Master Cell Name: complex_ports NumBits: 1 ModInst: Is Bound: yes InstName: i1 Master Cell Name: complex_ports NumBits: 1 ModInstTerm: Net: w9,w10 Inst: i1 Posit: 5 (bound to 'g[1:0]') ModInstTerm: Net: w7,w8 Inst: i1 Posit: 4 (bound to 'f[1:0]') ModInstTerm: Net: n6[1:0] Inst: i2 Term: g[1:0] (bound to 'g[1:0]') ModInstTerm: Net: n5[1:0] Inst: i2 Term: f[1:0] (bound to 'f[1:0]') ModInstTerm: Net: n2 Inst: i2 Term: c (bound to 'c') ModInstTerm: Net: n1 Inst: i2 Term: a (bound to 'a') ModInstTerm: Net: w11 Inst: i2 Term: i[1] (bound to 'i[1]') ModInstTerm: Net: w11 Inst: i1 Posit: 6 (bound to 'i[1]') ModInstTerm: Net: w4 Inst: i1 Posit: 3 (bound to 'c') ModInstTerm: Net: w3 Inst: i1 Posit: 2 (bound to 'UNCONNECTED_oaVerilogIn0_') ModInstTerm: Net: w2 Inst: i1 Posit: 1 (bound to '_oaVerilogIn1_a') ModInstTerm: Net: w1 Inst: i1 Posit: 0 (bound to 'a')Reader succeeded
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -