I designed the digital multi-function human-computer interaction of arc welding inverter power system
标签: multi-function human-computer interaction designed
上传时间: 2017-06-24
上传用户:wang0123456789
This project features a full-hardware sound compressor using the well known algorithm: IMA ADPCM. The core acts as a slave WISHBONE device. The output is perfectly compatible with any sound player with the IMA ADPCM codec (included by default in every Windows). Includes a testbench that takes an uncompressed PCM 16 bits Mono WAV file and outputs an IMA ADPCM compressed WAV file. Compression ratio is fixed for IMA-ADPCM, being 4:1. PLEASE NOTICE THAT THIS CORE IS LICENSED UNDER http://creativecommons.org/licenses/by-nc-sa/3.0/ (Creative Commons Attribution-Noncommercial-Share Alike 3.0 Unported). That means you may use it only for NON-COMMERCIAL purposes.
标签: full-hardware compressor algorithm features
上传时间: 2014-01-14
上传用户:Shaikh
This program is designed for a menu ordering system under pocket pc platform .
标签: designed ordering platform program
上传时间: 2014-01-10
上传用户:D&L37
Matlab implementation of ID3 and NaiveBayes classifier. It also includes example dataset as well.
标签: implementation NaiveBayes classifier includes
上传时间: 2017-06-26
上传用户:cx111111
avr book goob book u can understand topic very well
标签: book understand topic goob
上传时间: 2017-06-27
上传用户:GavinNeko
it is designed using asp.net2005 and c#
上传时间: 2013-12-12
上传用户:lps11188
High volume USB 2.0 devices will be designed using ASIC technology with embedded USB 2.0 support. For full-speed USB devices the operating frequency was low enough to allow data recovery to be handled in a vendors VHDL code, with the ASIC vendor providing only a simple level translator to meet the USB signaling requirements. Today s gate arrays operate comfortably between 30 and 60 MHz. With USB 2.0 signaling running at hundreds of MHz, the existing design methodology must change.
标签: technology 2.0 USB designed
上传时间: 2014-01-02
上传用户:二驱蚊器
High volume USB 2.0 devices will be designed using ASIC technology with embedded USB 2.0 support. For full-speed USB devices the operating frequency was low enough to allow data recovery to be handled in a vendors VHDL code, with the ASIC vendor providing only a simple level translator to meet the USB signaling requirements. Today s gate arrays operate comfortably between 30 and 60 MHz. With USB 2.0 signaling running at hundreds of MHz, the existing design methodology must change.
标签: technology 2.0 USB designed
上传时间: 2017-07-05
上传用户:zhoujunzhen
it is a website for online education designed using PHP and HTML
标签: education designed website online
上传时间: 2017-07-06
上传用户:busterman
provided a modified version of this example that is designed to be more user friendly. It is coded in Delphi 7 Enterprise, and no special components are required.
标签: provided modified designed friendly
上传时间: 2017-07-10
上传用户:xuanchangri