虫虫首页|资源下载|资源专辑|精品软件
登录|注册

proper

  • POD (proper orthogonal decomposition) code in Matlab

    POD (proper orthogonal decomposition) code in Matlab

    标签: decomposition orthogonal Matlab proper

    上传时间: 2016-02-25

    上传用户:wff

  • This preview for Phill s Big Mod shows the addition of proper SUR files into the mod

    This preview for Phill s Big Mod shows the addition of proper SUR files into the mod

    标签: the addition preview proper

    上传时间: 2016-06-23

    上传用户:fxf126@126.com

  • it is word about systematic debuging and how to debug on proper way. Great book for profesionals

    it is word about systematic debuging and how to debug on proper way. Great book for profesionals

    标签: profesionals systematic debuging proper

    上传时间: 2017-08-04

    上传用户:开怀常笑

  • Feeding antennas with proper signals can be difficult. The signal is often described as a voltage, a

    Feeding antennas with proper signals can be difficult. The signal is often described as a voltage, and voltages are not well defined in electromagnetic wave formulations. There are several tricks to model voltage generators in such situations, and one is the magnetic frill. This model shows the basic steps of defining a magnetic frill voltage generator for a dipole antenna, and it also compares the resulting antenna impedance with known results.

    标签: difficult described antennas Feeding

    上传时间: 2013-12-25

    上传用户:yulg

  • Feeding antennas with proper signals can be difficult. The signal is often described as a voltage, a

    Feeding antennas with proper signals can be difficult. The signal is often described as a voltage, and voltages are not well defined in electromagnetic wave formulations. There are several tricks to model voltage generators in such situations, and one is the magnetic frill. This model shows the basic steps of defining a magnetic frill voltage generator for a dipole antenna, and it also compares the resulting antenna impedance with known results.

    标签: difficult described antennas Feeding

    上传时间: 2013-12-20

    上传用户:GavinNeko

  • 正确的混合信号设计印刷电路板(PCB)的接地

    Abstract: This tutorial discusses proper printed-circuit board (PCB) grounding for mixed-signal designs. Formost applications a simple method without cuts in the ground plane allows for successful PCB layouts withthis kind of IC. We begin this document with the basics: where the current flows. Later, we describe how toplace components and route signal traces to minimize problems with crosstalk. Finally, we move on toconsider power supply-currents and end by discussing how to extend what we have learned to circuits withmultiple mixed-signal ICs.

    标签: PCB 印刷电路板 混合信号

    上传时间: 2013-11-04

    上传用户:pol123

  • 确保电解电容器的寿命长-LED灯泡为例

    Abstract: Electrolytic capacitors are notorious for short lifetimes in high-temperature applications such asLED light bulbs. The careful selection of these devices with proper interpretation of their specifications isessential to ensure that they do not compromise the life of the end product. This application notediscusses this problem with electrolytic capacitors in LED light bulbs and provides an analysis that showshow it is possible to use electrolytics in such products.  

    标签: LED 电解电容器 寿命

    上传时间: 2013-11-17

    上传用户:asdfasdfd

  • MAX14885E VGA交叉开关电源排序

      The MAX14885E, a 2:2 VGA switch, connects a VGA source to a VGA monitor. To ease direct connection to graphics controllers orthe ASIC, the MAX14885E has two supplies: VCC, a 5V ±5% supply, drives the VGA side interface; and the VL supply sets the logicswitching thresholds on the digital input pins (EN, S00, S01, S10, S11, SHA, SHB, SVA, and SVB). This application note documentsthe proper sequencing of the VCC and VL power supplies on power-up.

    标签: 14885E 14885 MAX VGA

    上传时间: 2013-10-22

    上传用户:wuchunzhong

  • AVR32801: UC3A3 Schematic Chec

    AVR32801: UC3A3 Schematic Checklist Features •  Power circuit •  Reset circuit •  USB connection •  External bus interface •  ABDAC sound DAC interface •  JTAG and Nexus debug ports •  Clocks and crystal oscillators •  MMC, SD-card, SDHC, SDIO and CE-ATA interface 1 Introduction A good hardware design comes from a proper schematic. Since UC3A3 devices have a fair number of pins and functions, the schematic for these devices can be large and quite complex. This application note describes a common checklist which should be used when starting and reviewing the schematics for a UC3A3 design.

    标签: Schematic 32801 UC3A3 Chec

    上传时间: 2014-12-26

    上传用户:DXM35

  • Input Signal Rise and Fall Tim

    All inputs of the C16x family have Schmitt-Trigger input characteristics. These Schmitt-Triggers are intended to always provide proper internal low and high levels, even if anundefined voltage level (between TTL-VIL and TTL-VIH) is externally applied to the pin.The hysteresis of these inputs, however, is very small, and can not be properly used in anapplication to suppress signal noise, and to shape slow rising/falling input transitions.Thus, it must be taken care that rising/falling input signals pass the undefined area of theTTL-specification between VIL and VIH with a sufficient rise/fall time, as generally usualand specified for TTL components (e.g. 74LS series: gates 1V/us, clock inputs 20V/us).The effect of the implemented Schmitt-Trigger is that even if the input signal remains inthe undefined area, well defined low/high levels are generated internally. Note that allinput signals are evaluated at specific sample points (depending on the input and theperipheral function connected to it), at that signal transitions are detected if twoconsecutive samples show different levels. Thus, only the current level of an input signalat these sample points is relevant, that means, the necessary rise/fall times of the inputsignal is only dependant on the sample rate, that is the distance in time between twoconsecutive evaluation time points. If an input signal, for instance, is sampled throughsoftware every 10us, it is irrelevant, which input level would be seen between thesamples. Thus, it would be allowable for the signal to take 10us to pass through theundefined area. Due to the sample rate of 10us, it is assured that only one sample canoccur while the signal is within the undefined area, and no incorrect transition will bedetected. For inputs which are connected to a peripheral function, e.g. capture inputs, thesample rate is determined by the clock cycle of the peripheral unit. In the case of theCAPCOM unit this means a sample rate of 400ns @ 20MHz CPU clock. This requiresinput signals to pass through the undefined area within these 400ns in order to avoidmultiple capture events.For input signals, which do not provide the required rise/fall times, external circuitry mustbe used to shape the signal transitions.In the attached diagram, the effect of the sample rate is shown. The numbers 1 to 5 in thediagram represent possible sample points. Waveform a) shows the result if the inputsignal transition time through the undefined TTL-level area is less than the time distancebetween the sample points (sampling at 1, 2, 3, and 4). Waveform b) can be the result ifthe sampling is performed more than once within the undefined area (sampling at 1, 2, 5,3, and 4).Sample points:1. Evaluation of the signal clearly results in a low level2. Either a low or a high level can be sampled here. If low is sampled, no transition willbe detected. If the sample results in a high level, a transition is detected, and anappropriate action (e.g. capture) might take place.3. Evaluation here clearly results in a high level. If the previous sample 2) had alreadydetected a high, there is no change. If the previous sample 2) showed a low, atransition from low to high is detected now.

    标签: Signal Input Fall Rise

    上传时间: 2013-10-23

    上传用户:copu