期刊论文:Trace Ratio vs. Ratio Trace for Dimensionality Reduction&nbs
·Trace Ratio vs. Ratio Trace for Dimensionality Reduction [cvpr07]
gray+level+reduction技术资料下载专区,收录201份相关技术文档、开发源码、电路图纸等优质工程师资源,全部免费下载。
·Trace Ratio vs. Ratio Trace for Dimensionality Reduction [cvpr07]
TTCAN 是基于CAN 的时间触发的高层协议,具有确定性行为,因而适用于安全相关的场合。本文首先从参照时间、基本周期、系统信息阵、网络时间单元和全局时间五个方面对TTCAN 协议进行分析,其后讲解了
Many applications in computer graphics require complex, highly detailed models. However, the level of detail actually n...
AC-DC Converter using a three-phase three-level PWM Voltage-sourced Converter
Debugging with GDB, The GNU Source-Level Debugger Ninth Exlition,for GDB version6.6
Log Shifter Gate Level Design using Verilog(IC design Lab) and Lab Note
This book provides a complete intermediate-level discussion of microcontroller programming using the C programming lang...
本教程针对HLSL (High Level Shading Language )初学者,从应用的角度对HLSL、顶点着色器、像素着色器和Effect 效果框架进行了介绍,教程中去掉了对HLSL 语法等一些细节内容的讨论,力求帮助读者尽可能...
·摘要: 地址总线的功耗是DSP功耗的重要来源.降低地址总线上的翻转率可以有效降低整个系统的功耗.文章在分析CMOS电路功耗基础上,提出了一种改进的Gray编码.结果表明,采用此种编码可以有效地降低DSP程序地址总线功耗.&nb...