虫虫首页|资源下载|资源专辑|精品软件
登录|注册

Sampling-Importance

  • P3.18. An analog signal xa(t) = sin (100πt) is sampled using the following sampling intervals. In e

    P3.18. An analog signal xa(t) = sin (100πt) is sampled using the following sampling intervals. In each case plot the spectrum of the resulting discrete-time signal. Ts= 0.1 ms, Ts= 1 ms, Ts = 0.01 Sec

    标签: following intervals sampling sampled

    上传时间: 2017-07-12

    上传用户:shizhanincc

  • FIR filter design with unseperable window, seperable window, frequency sampling method

    FIR filter design with unseperable window, seperable window, frequency sampling method

    标签: window unseperable seperable frequency

    上传时间: 2017-07-26

    上传用户:chongcongying

  • adc converter, sampling and cuantization code

    adc converter, sampling and cuantization code

    标签: cuantization converter sampling code

    上传时间: 2013-12-10

    上传用户:lingzhichao

  • MICRF102中文资料,数据手册

    Sampling Delta-Sigma Audio DACMICRF102是Micrel公司新近推出的远距离无线数据发射芯片。该芯片采用Micrel公司最新的快速无线传输技术,可实现真正的“数

    标签: MICRF 102 数据手册

    上传时间: 2013-04-24

    上传用户:hebmuljb

  • 24位ADC在心电图中的应用笔记

    Abstract: This application note describes the essential workings of an electrocardiogram (ECG). It discussesfactors that disrupt the ECG signals and make reliable, highly-accurate electrical characterization difficult. Theindustry-standard solution for ECG electrical characterization, which uses an analog front-end and ADCcombination, is explained. The article then introduces the MAX11040 simultaneous-sampling, sigma-deltaADC as a compelling, highly integrated solution that eliminates the need for the AFE, and saves both spaceand cost for the application.

    标签: ADC 24位 心电图 中的应用

    上传时间: 2013-12-23

    上传用户:sssl

  • 音频数模转换器DAC抖动的灵敏度分析

    Abstract: This application note describes how sampling clock jitter (time interval error or "TIE jitter") affectsthe performance of delta-sigma digital-to-analog converters (DACs). New insights explain the importanceof separately specifying low-frequency (< 2x passband frequency) and high-frequency or wideband (> 2xpassband frequency) jitter tolerance in these devices. The article also provides an application example ofa simple highly jittered cycle-skipped sampling clock and describes a method for generating a properbroadband jittered clock. The document then goes on to compare Maxim's audio DAC jitter tolerance tocompetitor audio DACs. Maxim's exceptionally high jitter tolerance allows very simple and low-cost sampleclock implementations.

    标签: DAC 音频 数模转换器 抖动

    上传时间: 2013-10-25

    上传用户:banyou

  • LTC1099基于PC的数据采集板实现

    A complete design for a data acquisition card for the IBM PC is detailed in this application note. Additionally, C language code is provided to allow sampling of data at speed of more than 20kHz. The speed limitation is strictly based on the execution speed of the "C" data acquisition loop. A "Turbo" XT can acquire data at speeds greater than 20kHz. Machines with 80286 and 80386 processors can go faster than 20kHz. The computer that was used as a test bed in this application was an XT running at 4.77MHz and therefore all system timing and acquisition time measurements are based on a 4.77MHz clock speed.

    标签: 1099 LTC 数据 采集板

    上传时间: 2013-10-29

    上传用户:BOBOniu

  • ADC转换器技术用语 (A/D Converter Defi

    ANALOG INPUT BANDWIDTH is a measure of the frequencyat which the reconstructed output fundamental drops3 dB below its low frequency value for a full scale input. Thetest is performed with fIN equal to 100 kHz plus integer multiplesof fCLK. The input frequency at which the output is −3dB relative to the low frequency input signal is the full powerbandwidth.APERTURE JITTER is the variation in aperture delay fromsample to sample. Aperture jitter shows up as input noise.APERTURE DELAY See Sampling Delay.BOTTOM OFFSET is the difference between the input voltagethat just causes the output code to transition to the firstcode and the negative reference voltage. Bottom Offset isdefined as EOB = VZT–VRB, where VZT is the first code transitioninput voltage and VRB is the lower reference voltage.Note that this is different from the normal Zero Scale Error.CONVERSION LATENCY See PIPELINE DELAY.CONVERSION TIME is the time required for a completemeasurement by an analog-to-digital converter. Since theConversion Time does not include acquisition time, multiplexerset up time, or other elements of a complete conversioncycle, the conversion time may be less than theThroughput Time.DC COMMON-MODE ERROR is a specification which appliesto ADCs with differential inputs. It is the change in theoutput code that occurs when the analog voltages on the twoinputs are changed by an equal amount. It is usually expressed in LSBs.

    标签: Converter Defi ADC 转换器

    上传时间: 2013-11-11

    上传用户:pans0ul

  • pwm教程

    The equal-area theorem●This is sinusoidal PWM (SPWM)●The equal-area theorem can be appliedto realize any shape of waveforms ●Natural sampling●Calculation based on equal-area criterion●Selected harmonic elimination●Regular sampling●Hysteresis-band control●Triangular wave comparison withfeedback control

    标签: pwm 教程

    上传时间: 2013-11-22

    上传用户:linyao

  • 高集成驱动器满足新一代智能手机

      Abstract: This article discusses future trends in the design of smartphones and other consumer products. The discussion focuses onthe importance of integration, which saves valuable PCB space and drives down costs.

    标签: 集成 智能手机 驱动器

    上传时间: 2014-01-12

    上传用户:lhw888