虫虫首页|资源下载|资源专辑|精品软件
登录|注册

MACHINE

  • State MACHINE Coding Styles for Synthesis

      本文论述了状态机的verilog编码风格,以及不同编码风格的优缺点,Steve Golson's 1994 paper, "State MACHINE Design Techniques for Verilog and VHDL" [1], is agreat paper on state MACHINE design using Verilog, VHDL and Synopsys tools. Steve's paper alsooffers in-depth background concerning the origin of specific state MACHINE types.This paper, "State MACHINE Coding Styles for Synthesis," details additional insights into stateMACHINE design including coding style approaches and a few additional tricks.

    标签: Synthesis MACHINE Coding Styles

    上传时间: 2013-10-15

    上传用户:dancnc

  • Design Safe Verilog State MACHINE(Synplicity)

      One of the strengths of Synplify is the Finite State MACHINE compiler. This is a powerfulfeature that not only has the ability to automatically detect state MACHINEs in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state MACHINE.

    标签: Synplicity MACHINE Verilog Design

    上传时间: 2013-10-23

    上传用户:司令部正军级

  • State MACHINE Coding Styles for Synthesis

      本文论述了状态机的verilog编码风格,以及不同编码风格的优缺点,Steve Golson's 1994 paper, "State MACHINE Design Techniques for Verilog and VHDL" [1], is agreat paper on state MACHINE design using Verilog, VHDL and Synopsys tools. Steve's paper alsooffers in-depth background concerning the origin of specific state MACHINE types.This paper, "State MACHINE Coding Styles for Synthesis," details additional insights into stateMACHINE design including coding style approaches and a few additional tricks.

    标签: Synthesis MACHINE Coding Styles

    上传时间: 2013-10-11

    上传用户:sardinescn

  • Design Safe Verilog State MACHINE(Synplicity)

      One of the strengths of Synplify is the Finite State MACHINE compiler. This is a powerfulfeature that not only has the ability to automatically detect state MACHINEs in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state MACHINE.

    标签: Synplicity MACHINE Verilog Design

    上传时间: 2013-10-20

    上传用户:苍山观海

  • Boltzmann MACHINE Optimization 人工智能人工神经网络源码

    Boltzmann MACHINE Optimization 人工智能人工神经网络源码

    标签: Optimization Boltzmann MACHINE 人工智能

    上传时间: 2014-12-06

    上传用户:努力努力再努力

  • Tiny MACHINE的源码

    Tiny MACHINE的源码,一个简单易学习的

    标签: MACHINE Tiny 源码

    上传时间: 2015-01-20

    上传用户:D&L37

  • State.MACHINE.Coding.Styles.for.Synthesis(状态机

    State.MACHINE.Coding.Styles.for.Synthesis(状态机,英文,VHDL)

    标签: Synthesis MACHINE Coding Styles

    上传时间: 2013-12-22

    上传用户:vodssv

  • MACHINE learning

    MACHINE learning

    标签: learning MACHINE

    上传时间: 2015-02-05

    上传用户:来茴

  • surpport vector MACHINE,matlab

    surpport vector MACHINE,matlab

    标签: surpport MACHINE matlab vector

    上传时间: 2015-02-06

    上传用户:sevenbestfei

  • JILRuntime A general purpose, register based virtual MACHINE (VM) that supports object-oriented feat

    JILRuntime A general purpose, register based virtual MACHINE (VM) that supports object-oriented features, reference counting (auto destruction of data as soon as it is no longer used, no garbage collection), exceptions (handled in C/C++ or virtual MACHINE code) and other debugging features. Objects and functions can be written in virtual MACHINE code, as well as in C or C++, or any other language that can interface to C object code. The VM is written for maximum performance and thus is probably not suitable for embedded systems where a small memory footprint is required. Possible uses of the VM are in game development, scientific research, or to provide a stand-alone, general purpose programming environment.

    标签: object-oriented JILRuntime register supports

    上传时间: 2013-12-22

    上传用户:cc1015285075