代码搜索:testbench
找到约 2,392 项符合「testbench」的源代码
代码结果 2,392
www.eeworm.com/read/185211/9050318
vhd testbench_struc.vhd
entity TEST_BENCH is
end TEST_BENCH;
use work.all;
architecture AUTOCOR1 of TEST_BENCH is
signal B,M1,M2,M3: BIT_VECTOR(3 downto 0);
signal A: BIT_VECTOR(2 downto 0);
SIGNAL RUN:BIT;
www.eeworm.com/read/282939/9051146
v lcd_testbench.v
/*****************************************************************************************************************
* TESTBENCH FOR LCD CONTROLER
* JANUARY 2007
****************************************
www.eeworm.com/read/379944/9171777
v testbench_booth.v
/////////////////////////////////////////////////////////////
// Verilog Test Bench v2.0, 3-29-2000 //
// ECE 371 EMR, Spring 2000 //
// By Steve B
www.eeworm.com/read/379944/9171781
v testbench_controller.v
// File to test the arm controller
// Created Amit Pandey 04/04/2000
// Controller tested on this by
// Jon Moeller, Daryl K., Matt Crum
// 04/05/2000
// Updated the instantiation and added test
www.eeworm.com/read/379944/9171784
v testbench_simplememory.v
// Testbed for SDRAM model (simple)
// written by Chris Fester 4-2-00
`include "SimpleMemory.v"
`include "Memoryside.v"
module top;
reg [31:0] outsideAddr;
wire [31:0] A;
wire [31:0] D;
wire nRA
www.eeworm.com/read/379944/9171795
v testbench_cpuside.v
// Simple tester for CPUside
`include "CPUside.v"
`define DEBUG
module top;
// All regs
reg [31:0] A;
tri [31:0] D;
reg nMREQ, nRW, sysclk, reset;
wire nWAIT;
reg [1:0] MAS
www.eeworm.com/read/379944/9171797
v testbench_avlmemory.v
// Testbed for SDRAM model with AVL implementation
// written by Chris Fester 4-5-00
`include "AVLMemory.v"
`include "Memoryside.v"
module top;
reg [31:0] outsideAddr;
wire [31:0] A;
wire [
www.eeworm.com/read/379944/9171800
v testbench_regfile.v
// testbench for register file
// really really incomplete in number of tests!
`include "regfile.v"
module top;
reg sysclk;
reg [`ADDRLEN-1:0] RF_Addr_A,RF_Addr_B,RF_Addr_C,RF_Addr_Write;
www.eeworm.com/read/379944/9171824
v testbench_barrel.v
`include "barrel.v"
module top_Barrel_Shifter;
reg [31:0] Input_Bus;
reg [1:0] Shift_Type;
reg [4:0] Shift_Amt;
reg Cin,Enable;
wire [31:0] Output_Bus;
wire Cout;
integer i;
www.eeworm.com/read/379944/9171828
v testbench_alu.v
/////////////////////////////////////////////////////////////
// Verilog Test Bench v2.0, 3-28-2000 //
// ECE 371 EMR, Spring 2000 //
// By Steve B