搜索结果
找到约 17 项符合
SHUT 的查询结果
按分类筛选
电源技术 DN384 精确的电源排序,防止系统损坏
 
Many complex systems—such as telecom equipment,memory modules, optical systems, networking equipment,servers and base stations—use FPGAs and otherdigital ICs that require multiple voltage rails that muststart up and shut down in a specific order, otherwise theICs can be damage ...
单片机开发 At can be given its arguments in a file. You can comment out lines by preceding them with either #
At can be given its arguments in a file. You can comment
out lines by preceding them with either # or -
characters. This is an easy way to temporarily disable
some commands.
The CONTINUE-command is most useful at the end of the
file. When this command is read, the file is started
again from ...
电源技术 DN442 I2C可控降压紧凑型同步DC/DC稳压器
 
The LTC®3562 quad output step-down regulator is designedfor multicore handheld microprocessor applications thatoperate from a single Li-Ion battery. Its four monolithic, higheffi ciency buck regulators support Intel’s mobile CPU P-Stateand C-State energy saving operating modes. ...
单片机编程 基于AT89S52的机载电气盒测试仪的设计
飞机电网故障时,机载电气盒必须在延迟时间内切断电网,保护机载设备。采用AT89S52设计的电气盒测试仪能够测试电气盒保护功能,测量延迟时间。实际应用结果表明,该测试仪具有测量准确、可靠性高、成本低等优点。
Abstract:
 The helicopter-electrical-box must shut off the helicopter power,protect the equip ...
技术资料 FPGA中基于DLL的时钟网络的设计.rar
锁相电路作为FPGA时钟分布网络的重要组成部分,对整个芯片的及其系统的工作性能的好坏起着十分重要的作用,尤其是高速应用环境下。 本文研究了锁相环的基本结构与系统构架及其性能优劣。以数字延迟锁相环为基础,并采用数模混合技术,实现了带电源控制的数字延迟锁相环。在数字延迟锁相环设计中,先整体讲述电路的整体构架 ...
技术资料 FPGA中基于DLL的时钟网络的设计
锁相电路作为FPGA时钟分布网络的重要组成部分,对整个芯片的及其系统的工作性能的好坏起着十分重要的作用,尤其是高速应用环境下。 本文研究了锁相环的基本结构与系统构架及其性能优劣。以数字延迟锁相环为基础,并采用数模混合技术,实现了带电源控制的数字延迟锁相环。在数字延迟锁相环设计中,先整体讲述电路的整体构架 ...