📄 testmachine.par
字号:
Release 6.3.03i Par G.38Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.VANCHETO:: Tue Jun 26 13:05:42 2007C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 testmachine_map.ncd
testmachine.ncd testmachine.pcf Constraints file: testmachine.pcfLoading device database for application Par from file "testmachine_map.ncd". "testmachine" is an NCD, version 2.38, device xc2v40, package fg256, speed -5Loading device for application Par from file '2v40.nph' in environment
C:/Xilinx.The STEPPING level for this design is 1.Device speed data version: PRODUCTION 1.120 2004-11-02.Device utilization summary: Number of External IOBs 25 out of 88 28% Number of LOCed External IOBs 0 out of 25 0% Number of SLICEs 14 out of 256 5% Number of BUFGMUXs 1 out of 16 6%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)Phase 1.1Phase 1.1 (Checksum:9896f7) REAL time: 0 secs Phase 2.2.Phase 2.2 (Checksum:1312cfe) REAL time: 2 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 2 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 2 secs Phase 5.8.Phase 5.8 (Checksum:98d9e1) REAL time: 2 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 2 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 2 secs Phase 8.24Phase 8.24 (Checksum:4c4b3f8) REAL time: 2 secs Phase 9.27Phase 9.27 (Checksum:55d4a77) REAL time: 2 secs Writing design to file testmachine.ncd.Total REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 1 secs Phase 1: 128 unrouted; REAL time: 2 secs Phase 2: 107 unrouted; REAL time: 2 secs Phase 3: 34 unrouted; REAL time: 2 secs Phase 4: 0 unrouted; REAL time: 2 secs Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 1 secs Generating "par" statistics.**************************Generating Clock Report**************************+-------------------------+----------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+-------------------------+----------+------+------+------------+-------------+| SCLK_BUFGP | BUFGMUX1S| No | 15 | 0.143 | 0.559 |+-------------------------+----------+------+------+------------+-------------+ The Delay Summary Report The SCORE FOR THIS DESIGN is: 79The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0 The AVERAGE CONNECTION DELAY for this design is: 0.554 The MAXIMUM PIN DELAY IS: 1.401 The AVERAGE CONNECTION DELAY on the 10 WORST NETS is: 1.203 Listing Pin Delays by value: (nsec) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 110 18 0 0 0 0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage: 50 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file testmachine.ncd.PAR done.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -