📄 testmachine2.tbw
字号:
version 3
fsm.vhd
fsm
VHDL
VHDL
testMachine2.xwv
Clocked
-
-
1000000000
ns
GSR:false
PRLD:false
100000000
CLOCK_LIST_BEGIN
SCLK
50000000
50000000
10000000
10000000
0
RISING
CLOCK_LIST_END
SIGNAL_LIST_BEGIN
TESTMODE
SCLK
START
SCLK
INDSTATE
SCLK
OKforCalc
SCLK
OKforReset
SCLK
Indy
SCLK
nIndy
SCLK
SDATA
SCLK
A
SCLK
D
SCLK
SIGNAL_LIST_END
SIGNALS_NOT_ON_DISPLAY
INDSTATE_DIFF
OKforCalc_DIFF
OKforReset_DIFF
Indy_DIFF
nIndy_DIFF
SIGNALS_NOT_ON_DISPLAY_END
MARKER_LIST_BEGIN
MARKER_LIST_END
MEASURE_LIST_BEGIN
MEASURE_LIST_END
SIGNAL_ORDER_BEGIN
SIGNAL_ORDER_END
-X-X-X-
NOTE: This file was converted from the Granite version
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -