📄 prev_cmp_pwm.qmsg
字号:
{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 0 s Quartus II " "Info: Quartus II Assembler was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "160 " "Info: Peak virtual memory: 160 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "" 0 0} { "Info" "IQEXE_END_BANNER_TIME" "Mon May 25 13:05:01 2009 " "Info: Processing ended: Mon May 25 13:05:01 2009" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:02 " "Info: Total CPU time (on all processors): 00:00:02" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 8.1 Build 163 10/28/2008 SJ Full Version " "Info: Version 8.1 Build 163 10/28/2008 SJ Full Version" { } { } 0 0 "%1!s!" 0 0 "" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon May 25 13:05:02 2009 " "Info: Processing started: Mon May 25 13:05:02 2009" { } { } 0 0 "Processing started: %1!s!" 0 0 "" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off PWM -c PWM --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off PWM -c PWM --timing_analysis_only" { } { } 0 0 "Command: %1!s!" 0 0 "" 0 0}
{ "Info" "IQCU_PARALLEL_AUTODETECT_MULTIPLE_PROCESSORS" "2 2 " "Info: Parallel compilation is enabled and will use 2 of the 2 processors detected" { } { } 0 0 "Parallel compilation is enabled and will use %1!i! of the %2!i! processors detected" 0 0 "" 0 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } { "f:/quartus/bin/Assignment Editor.qase" "" { Assignment "f:/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } } } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0 0} } { } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "clkout " "Info: Detected ripple clock \"clkout\" as buffer" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } { "f:/quartus/bin/Assignment Editor.qase" "" { Assignment "f:/quartus/bin/Assignment Editor.qase" 1 { { 0 "clkout" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register ss\[0\] register clkout 168.46 MHz 5.936 ns Internal " "Info: Clock \"clk\" has Internal fmax of 168.46 MHz between source register \"ss\[0\]\" and destination register \"clkout\" (period= 5.936 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.576 ns + Longest register register " "Info: + Longest register to register delay is 6.576 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ss\[0\] 1 REG LCFF_X10_Y5_N3 7 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X10_Y5_N3; Fanout = 7; REG Node = 'ss\[0\]'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { ss[0] } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.887 ns) + CELL(0.706 ns) 2.593 ns Add4~109 2 COMB LCCOMB_X16_Y4_N14 2 " "Info: 2: + IC(1.887 ns) + CELL(0.706 ns) = 2.593 ns; Loc. = LCCOMB_X16_Y4_N14; Fanout = 2; COMB Node = 'Add4~109'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.593 ns" { ss[0] Add4~109 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 2.679 ns Add4~111 3 COMB LCCOMB_X16_Y4_N16 2 " "Info: 3: + IC(0.000 ns) + CELL(0.086 ns) = 2.679 ns; Loc. = LCCOMB_X16_Y4_N16; Fanout = 2; COMB Node = 'Add4~111'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add4~109 Add4~111 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 2.765 ns Add4~113 4 COMB LCCOMB_X16_Y4_N18 2 " "Info: 4: + IC(0.000 ns) + CELL(0.086 ns) = 2.765 ns; Loc. = LCCOMB_X16_Y4_N18; Fanout = 2; COMB Node = 'Add4~113'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add4~111 Add4~113 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 2.851 ns Add4~115 5 COMB LCCOMB_X16_Y4_N20 2 " "Info: 5: + IC(0.000 ns) + CELL(0.086 ns) = 2.851 ns; Loc. = LCCOMB_X16_Y4_N20; Fanout = 2; COMB Node = 'Add4~115'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add4~113 Add4~115 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.506 ns) 3.357 ns Add4~116 6 COMB LCCOMB_X16_Y4_N22 3 " "Info: 6: + IC(0.000 ns) + CELL(0.506 ns) = 3.357 ns; Loc. = LCCOMB_X16_Y4_N22; Fanout = 3; COMB Node = 'Add4~116'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.506 ns" { Add4~115 Add4~116 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.134 ns) + CELL(0.651 ns) 5.142 ns LessThan1~406 7 COMB LCCOMB_X17_Y4_N24 1 " "Info: 7: + IC(1.134 ns) + CELL(0.651 ns) = 5.142 ns; Loc. = LCCOMB_X17_Y4_N24; Fanout = 1; COMB Node = 'LessThan1~406'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.785 ns" { Add4~116 LessThan1~406 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 46 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.710 ns) + CELL(0.616 ns) 6.468 ns clkout~220 8 COMB LCCOMB_X16_Y4_N8 1 " "Info: 8: + IC(0.710 ns) + CELL(0.616 ns) = 6.468 ns; Loc. = LCCOMB_X16_Y4_N8; Fanout = 1; COMB Node = 'clkout~220'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.326 ns" { LessThan1~406 clkout~220 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 6.576 ns clkout 9 REG LCFF_X16_Y4_N9 2 " "Info: 9: + IC(0.000 ns) + CELL(0.108 ns) = 6.576 ns; Loc. = LCFF_X16_Y4_N9; Fanout = 2; REG Node = 'clkout'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { clkout~220 clkout } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.845 ns ( 43.26 % ) " "Info: Total cell delay = 2.845 ns ( 43.26 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.731 ns ( 56.74 % ) " "Info: Total interconnect delay = 3.731 ns ( 56.74 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "6.576 ns" { ss[0] Add4~109 Add4~111 Add4~113 Add4~115 Add4~116 LessThan1~406 clkout~220 clkout } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "6.576 ns" { ss[0] {} Add4~109 {} Add4~111 {} Add4~113 {} Add4~115 {} Add4~116 {} LessThan1~406 {} clkout~220 {} clkout {} } { 0.000ns 1.887ns 0.000ns 0.000ns 0.000ns 0.000ns 1.134ns 0.710ns 0.000ns } { 0.000ns 0.706ns 0.086ns 0.086ns 0.086ns 0.506ns 0.651ns 0.616ns 0.108ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.904 ns - Smallest " "Info: - Smallest clock skew is 0.904 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.729 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 3.729 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.100 ns) 1.100 ns clk 1 CLK PIN_91 2 " "Info: 1: + IC(0.000 ns) + CELL(1.100 ns) = 1.100 ns; Loc. = PIN_91; Fanout = 2; CLK Node = 'clk'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.963 ns) + CELL(0.666 ns) 3.729 ns clkout 2 REG LCFF_X16_Y4_N9 2 " "Info: 2: + IC(1.963 ns) + CELL(0.666 ns) = 3.729 ns; Loc. = LCFF_X16_Y4_N9; Fanout = 2; REG Node = 'clkout'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.629 ns" { clk clkout } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.766 ns ( 47.36 % ) " "Info: Total cell delay = 1.766 ns ( 47.36 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.963 ns ( 52.64 % ) " "Info: Total interconnect delay = 1.963 ns ( 52.64 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "3.729 ns" { clk clkout } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "3.729 ns" { clk {} clk~combout {} clkout {} } { 0.000ns 0.000ns 1.963ns } { 0.000ns 1.100ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.825 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.825 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.100 ns) 1.100 ns clk 1 CLK PIN_91 2 " "Info: 1: + IC(0.000 ns) + CELL(1.100 ns) = 1.100 ns; Loc. = PIN_91; Fanout = 2; CLK Node = 'clk'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.239 ns clk~clkctrl 2 COMB CLKCTRL_G6 22 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.239 ns; Loc. = CLKCTRL_G6; Fanout = 22; COMB Node = 'clk~clkctrl'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { clk clk~clkctrl } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.920 ns) + CELL(0.666 ns) 2.825 ns ss\[0\] 3 REG LCFF_X10_Y5_N3 7 " "Info: 3: + IC(0.920 ns) + CELL(0.666 ns) = 2.825 ns; Loc. = LCFF_X10_Y5_N3; Fanout = 7; REG Node = 'ss\[0\]'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.586 ns" { clk~clkctrl ss[0] } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.766 ns ( 62.51 % ) " "Info: Total cell delay = 1.766 ns ( 62.51 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.059 ns ( 37.49 % ) " "Info: Total interconnect delay = 1.059 ns ( 37.49 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.825 ns" { clk clk~clkctrl ss[0] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.825 ns" { clk {} clk~combout {} clk~clkctrl {} ss[0] {} } { 0.000ns 0.000ns 0.139ns 0.920ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "3.729 ns" { clk clkout } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "3.729 ns" { clk {} clk~combout {} clkout {} } { 0.000ns 0.000ns 1.963ns } { 0.000ns 1.100ns 0.666ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.825 ns" { clk clk~clkctrl ss[0] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.825 ns" { clk {} clk~combout {} clk~clkctrl {} ss[0] {} } { 0.000ns 0.000ns 0.139ns 0.920ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "6.576 ns" { ss[0] Add4~109 Add4~111 Add4~113 Add4~115 Add4~116 LessThan1~406 clkout~220 clkout } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "6.576 ns" { ss[0] {} Add4~109 {} Add4~111 {} Add4~113 {} Add4~115 {} Add4~116 {} LessThan1~406 {} clkout~220 {} clkout {} } { 0.000ns 1.887ns 0.000ns 0.000ns 0.000ns 0.000ns 1.134ns 0.710ns 0.000ns } { 0.000ns 0.706ns 0.086ns 0.086ns 0.086ns 0.506ns 0.651ns 0.616ns 0.108ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "3.729 ns" { clk clkout } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "3.729 ns" { clk {} clk~combout {} clkout {} } { 0.000ns 0.000ns 1.963ns } { 0.000ns 1.100ns 0.666ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.825 ns" { clk clk~clkctrl ss[0] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.825 ns" { clk {} clk~combout {} clk~clkctrl {} ss[0] {} } { 0.000ns 0.000ns 0.139ns 0.920ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0 0}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 7 " "Warning: Circuit may not operate. Detected 7 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." { } { } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0 0}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "H\[6\] bout~reg0 clk 3.062 ns " "Info: Found hold time violation between source pin or register \"H\[6\]\" and destination pin or register \"bout~reg0\" for clock \"clk\" (Hold time is 3.062 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "5.438 ns + Largest " "Info: + Largest clock skew is 5.438 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 8.261 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 8.261 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.100 ns) 1.100 ns clk 1 CLK PIN_91 2 " "Info: 1: + IC(0.000 ns) + CELL(1.100 ns) = 1.100 ns; Loc. = PIN_91; Fanout = 2; CLK Node = 'clk'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.963 ns) + CELL(0.970 ns) 4.033 ns clkout 2 REG LCFF_X16_Y4_N9 2 " "Info: 2: + IC(1.963 ns) + CELL(0.970 ns) = 4.033 ns; Loc. = LCFF_X16_Y4_N9; Fanout = 2; REG Node = 'clkout'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.933 ns" { clk clkout } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.645 ns) + CELL(0.000 ns) 6.678 ns clkout~clkctrl 3 COMB CLKCTRL_G3 8 " "Info: 3: + IC(2.645 ns) + CELL(0.000 ns) = 6.678 ns; Loc. = CLKCTRL_G3; Fanout = 8; COMB Node = 'clkout~clkctrl'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.645 ns" { clkout clkout~clkctrl } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.917 ns) + CELL(0.666 ns) 8.261 ns bout~reg0 4 REG LCFF_X8_Y5_N25 2 " "Info: 4: + IC(0.917 ns) + CELL(0.666 ns) = 8.261 ns; Loc. = LCFF_X8_Y5_N25; Fanout = 2; REG Node = 'bout~reg0'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.583 ns" { clkout~clkctrl bout~reg0 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 58 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.736 ns ( 33.12 % ) " "Info: Total cell delay = 2.736 ns ( 33.12 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.525 ns ( 66.88 % ) " "Info: Total interconnect delay = 5.525 ns ( 66.88 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "8.261 ns" { clk clkout clkout~clkctrl bout~reg0 } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "8.261 ns" { clk {} clk~combout {} clkout {} clkout~clkctrl {} bout~reg0 {} } { 0.000ns 0.000ns 1.963ns 2.645ns 0.917ns } { 0.000ns 1.100ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.823 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 2.823 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.100 ns) 1.100 ns clk 1 CLK PIN_91 2 " "Info: 1: + IC(0.000 ns) + CELL(1.100 ns) = 1.100 ns; Loc. = PIN_91; Fanout = 2; CLK Node = 'clk'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.239 ns clk~clkctrl 2 COMB CLKCTRL_G6 22 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.239 ns; Loc. = CLKCTRL_G6; Fanout = 22; COMB Node = 'clk~clkctrl'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { clk clk~clkctrl } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.918 ns) + CELL(0.666 ns) 2.823 ns H\[6\] 3 REG LCFF_X9_Y5_N31 2 " "Info: 3: + IC(0.918 ns) + CELL(0.666 ns) = 2.823 ns; Loc. = LCFF_X9_Y5_N31; Fanout = 2; REG Node = 'H\[6\]'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.584 ns" { clk~clkctrl H[6] } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.766 ns ( 62.56 % ) " "Info: Total cell delay = 1.766 ns ( 62.56 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.057 ns ( 37.44 % ) " "Info: Total interconnect delay = 1.057 ns ( 37.44 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk clk~clkctrl H[6] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk {} clk~combout {} clk~clkctrl {} H[6] {} } { 0.000ns 0.000ns 0.139ns 0.918ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "8.261 ns" { clk clkout clkout~clkctrl bout~reg0 } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "8.261 ns" { clk {} clk~combout {} clkout {} clkout~clkctrl {} bout~reg0 {} } { 0.000ns 0.000ns 1.963ns 2.645ns 0.917ns } { 0.000ns 1.100ns 0.970ns 0.000ns 0.666ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk clk~clkctrl H[6] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk {} clk~combout {} clk~clkctrl {} H[6] {} } { 0.000ns 0.000ns 0.139ns 0.918ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns - " "Info: - Micro clock to output delay of source is 0.304 ns" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "2.378 ns - Shortest register register " "Info: - Shortest register to register delay is 2.378 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns H\[6\] 1 REG LCFF_X9_Y5_N31 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X9_Y5_N31; Fanout = 2; REG Node = 'H\[6\]'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { H[6] } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.440 ns) + CELL(0.624 ns) 1.064 ns LessThan2~103 2 COMB LCCOMB_X9_Y5_N14 1 " "Info: 2: + IC(0.440 ns) + CELL(0.624 ns) = 1.064 ns; Loc. = LCCOMB_X9_Y5_N14; Fanout = 1; COMB Node = 'LessThan2~103'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.064 ns" { H[6] LessThan2~103 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 61 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.582 ns) + CELL(0.624 ns) 2.270 ns bout~155 3 COMB LCCOMB_X8_Y5_N24 1 " "Info: 3: + IC(0.582 ns) + CELL(0.624 ns) = 2.270 ns; Loc. = LCCOMB_X8_Y5_N24; Fanout = 1; COMB Node = 'bout~155'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.206 ns" { LessThan2~103 bout~155 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 2.378 ns bout~reg0 4 REG LCFF_X8_Y5_N25 2 " "Info: 4: + IC(0.000 ns) + CELL(0.108 ns) = 2.378 ns; Loc. = LCFF_X8_Y5_N25; Fanout = 2; REG Node = 'bout~reg0'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { bout~155 bout~reg0 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 58 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.356 ns ( 57.02 % ) " "Info: Total cell delay = 1.356 ns ( 57.02 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.022 ns ( 42.98 % ) " "Info: Total interconnect delay = 1.022 ns ( 42.98 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.378 ns" { H[6] LessThan2~103 bout~155 bout~reg0 } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.378 ns" { H[6] {} LessThan2~103 {} bout~155 {} bout~reg0 {} } { 0.000ns 0.440ns 0.582ns 0.000ns } { 0.000ns 0.624ns 0.624ns 0.108ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "0.306 ns + " "Info: + Micro hold delay of destination is 0.306 ns" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 58 0 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 18 -1 0 } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 58 0 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0 0} } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "8.261 ns" { clk clkout clkout~clkctrl bout~reg0 } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "8.261 ns" { clk {} clk~combout {} clkout {} clkout~clkctrl {} bout~reg0 {} } { 0.000ns 0.000ns 1.963ns 2.645ns 0.917ns } { 0.000ns 1.100ns 0.970ns 0.000ns 0.666ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk clk~clkctrl H[6] } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk {} clk~combout {} clk~clkctrl {} H[6] {} } { 0.000ns 0.000ns 0.139ns 0.918ns } { 0.000ns 1.100ns 0.000ns 0.666ns } "" } } { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "2.378 ns" { H[6] LessThan2~103 bout~155 bout~reg0 } "NODE_NAME" } } { "f:/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "f:/quartus/bin/Technology_Viewer.qrui" "2.378 ns" { H[6] {} LessThan2~103 {} bout~155 {} bout~reg0 {} } { 0.000ns 0.440ns 0.582ns 0.000ns } { 0.000ns 0.624ns 0.624ns 0.108ns } "" } } } 0 0 "Found hold time violation between source pin or register \"%1!s!\" and destination pin or register \"%2!s!\" for clock \"%3!s!\" (Hold time is %4!s!)" 0 0 "" 0 0}
{ "Info" "ITDB_TSU_RESULT" "H\[5\] conv clk 9.201 ns register " "Info: tsu for register \"H\[5\]\" (data pin = \"conv\", clock pin = \"clk\") is 9.201 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "12.074 ns + Longest pin register " "Info: + Longest pin to register delay is 12.074 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.934 ns) 0.934 ns conv 1 PIN PIN_52 7 " "Info: 1: + IC(0.000 ns) + CELL(0.934 ns) = 0.934 ns; Loc. = PIN_52; Fanout = 7; PIN Node = 'conv'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "" { conv } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(6.932 ns) + CELL(0.651 ns) 8.517 ns Add0~150 2 COMB LCCOMB_X9_Y5_N16 2 " "Info: 2: + IC(6.932 ns) + CELL(0.651 ns) = 8.517 ns; Loc. = LCCOMB_X9_Y5_N16; Fanout = 2; COMB Node = 'Add0~150'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "7.583 ns" { conv Add0~150 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.395 ns) + CELL(0.621 ns) 9.533 ns Add0~152 3 COMB LCCOMB_X9_Y5_N18 2 " "Info: 3: + IC(0.395 ns) + CELL(0.621 ns) = 9.533 ns; Loc. = LCCOMB_X9_Y5_N18; Fanout = 2; COMB Node = 'Add0~152'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "1.016 ns" { Add0~150 Add0~152 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 9.619 ns Add0~154 4 COMB LCCOMB_X9_Y5_N20 2 " "Info: 4: + IC(0.000 ns) + CELL(0.086 ns) = 9.619 ns; Loc. = LCCOMB_X9_Y5_N20; Fanout = 2; COMB Node = 'Add0~154'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add0~152 Add0~154 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 9.705 ns Add0~156 5 COMB LCCOMB_X9_Y5_N22 2 " "Info: 5: + IC(0.000 ns) + CELL(0.086 ns) = 9.705 ns; Loc. = LCCOMB_X9_Y5_N22; Fanout = 2; COMB Node = 'Add0~156'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add0~154 Add0~156 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 9.791 ns Add0~158 6 COMB LCCOMB_X9_Y5_N24 2 " "Info: 6: + IC(0.000 ns) + CELL(0.086 ns) = 9.791 ns; Loc. = LCCOMB_X9_Y5_N24; Fanout = 2; COMB Node = 'Add0~158'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add0~156 Add0~158 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.086 ns) 9.877 ns Add0~160 7 COMB LCCOMB_X9_Y5_N26 2 " "Info: 7: + IC(0.000 ns) + CELL(0.086 ns) = 9.877 ns; Loc. = LCCOMB_X9_Y5_N26; Fanout = 2; COMB Node = 'Add0~160'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.086 ns" { Add0~158 Add0~160 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.506 ns) 10.383 ns Add0~161 8 COMB LCCOMB_X9_Y5_N28 1 " "Info: 8: + IC(0.000 ns) + CELL(0.506 ns) = 10.383 ns; Loc. = LCCOMB_X9_Y5_N28; Fanout = 1; COMB Node = 'Add0~161'" { } { { "f:/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/quartus/bin/TimingClosureFloorplan.fld" "" "0.506 ns" { Add0~160 Add0~161 } "NODE_NAME" } } { "PWM.vhd" "" { Text "D:/程序/PWM/PWM.vhd" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.381 ns) + CELL(0.202 ns) 11.966
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -