⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 time_choose.rpt

📁 一个用VHDL编写的秒表程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information            d:\work\max+plus_work\stopwatch\time_choose.rpt

MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 02/20/2009 22:31:10

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


TIME_CHOOSE


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

time_choose
      EPF10K10LC84-3       33     4      0    0         0  %    33       5  %

User Pins:                 33     4      0  



Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

***** Logic for device 'time_choose' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                                                          R     R  R     O     
                                                          E     E  E     N     
                   s        s        V              m  G  S  m  S  S     F     
                   e  h     e        C              i  N  E  i  E  E     _  ^  
                s  c  r     c        C  m  s  s  s  n  D  R  n  R  R  #  D  n  
                e  1  1  h  1  h  h  I  i  e  e  e  1  I  V  1  V  V  T  O  C  
                c  0  0  r  0  r  r  N  n  l  c  l  0  N  E  0  E  E  C  N  E  
                0  1  0  1  2  0  3  T  2  2  2  0  0  T  D  1  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | sec0010 
      ^nCE | 14                                                              72 | sec010 
      #TDI | 15                                                              71 | sec0011 
    sec012 | 16                                                              70 | sec011 
   sec0013 | 17                                                              69 | sec0012 
    sec013 | 18                                                              68 | GNDINT 
    sec100 | 19                                                              67 | hr2 
    VCCINT | 20                                                              66 | hr102 
  RESERVED | 21                                                              65 | RESERVED 
        q1 | 22                        EPF10K10LC84-3                        64 | RESERVED 
        q0 | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
        q2 | 27                                                              59 | RESERVED 
        q3 | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  h  h  m  m  m  V  G  s  s  s  V  G  m  R  R  R  R  R  R  
                C  n  r  r  i  i  i  C  N  e  e  e  C  N  i  E  E  E  E  E  E  
                C  C  1  1  n  n  n  C  D  c  c  l  C  D  n  S  S  S  S  S  S  
                I  O  0  0  0  3  1  I  I  1  3  1  I  I  1  E  E  E  E  E  E  
                N  N  1  3           N  N           N  N  0  R  R  R  R  R  R  
                T  F                 T  T           T  T  2  V  V  V  V  V  V  
                   I                                         E  E  E  E  E  E  
                   G                                         D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect, This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2      14/22( 63%)   
A2       3/ 8( 37%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
A3       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A4       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A5       3/ 8( 37%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       7/22( 31%)   
A8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      14/22( 63%)   
A9       3/ 8( 37%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       9/22( 40%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
B6       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       3/22( 13%)   
C7       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            31/53     ( 58%)
Total logic cells used:                         33/576    (  5%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.06/4    ( 76%)
Total fan-in:                                 101/2304    (  4%)

Total input pins required:                      33
Total input I/O cell registers required:         0
Total output pins required:                      4
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     33
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   3   1   1   3   0   0   8   3   1   1   1   0   1   0   0   0   0   0   0   0   0   0   0   0     31/0  
 B:      0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 C:      0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  

Total:   8   3   1   1   3   1   1   8   3   1   1   1   0   1   0   0   0   0   0   0   0   0   0   0   0     33/0  



Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   6      -     -    -    04      INPUT                0    0    0    1  hr0
   8      -     -    -    03      INPUT                0    0    0    1  hr1
  67      -     -    B    --      INPUT                0    0    0    1  hr2
   5      -     -    -    05      INPUT                0    0    0    1  hr3
   9      -     -    -    02      INPUT                0    0    0    1  hr100
  35      -     -    -    06      INPUT                0    0    0    1  hr101
  66      -     -    B    --      INPUT                0    0    0    1  hr102
  36      -     -    -    07      INPUT                0    0    0    1  hr103
  37      -     -    -    09      INPUT                0    0    0    1  min0
  39      -     -    -    11      INPUT                0    0    0    1  min1
   3      -     -    -    12      INPUT                0    0    0    1  min2
  38      -     -    -    10      INPUT                0    0    0    1  min3
  83      -     -    -    13      INPUT                0    0    0    1  min100
  80      -     -    -    23      INPUT                0    0    0    1  min101
  47      -     -    -    14      INPUT                0    0    0    1  min102
  11      -     -    -    01      INPUT                0    0    0    1  sec0
  42      -     -    -    --      INPUT                0    0    0    1  sec1
   1      -     -    -    --      INPUT                0    0    0    1  sec2
  43      -     -    -    --      INPUT                0    0    0    1  sec3
  73      -     -    A    --      INPUT                0    0    0    1  sec0010
  72      -     -    A    --      INPUT                0    0    0    1  sec010
  71      -     -    A    --      INPUT                0    0    0    1  sec0011
  70      -     -    A    --      INPUT                0    0    0    1  sec011
  69      -     -    A    --      INPUT                0    0    0    1  sec0012
  16      -     -    A    --      INPUT                0    0    0    1  sec012
  17      -     -    A    --      INPUT                0    0    0    1  sec0013
  18      -     -    A    --      INPUT                0    0    0    1  sec013
  19      -     -    A    --      INPUT                0    0    0    1  sec100
  10      -     -    -    01      INPUT                0    0    0    1  sec101
   7      -     -    -    03      INPUT                0    0    0    1  sec102
  84      -     -    -    --      INPUT                0    0    0    7  sel0
  44      -     -    -    --      INPUT                0    0    0    7  sel1
   2      -     -    -    --      INPUT                0    0    0    7  sel2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  23      -     -    B    --     OUTPUT                0    1    0    0  q0
  22      -     -    B    --     OUTPUT                0    1    0    0  q1
  27      -     -    C    --     OUTPUT                0    1    0    0  q2
  28      -     -    C    --     OUTPUT                0    1    0    0  q3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    A    03       AND2                3    0    0    4  :223
   -      1     -    A    09        OR2                2    1    0    1  :226
   -      3     -    A    10        OR2        !       3    0    0    4  :233
   -      1     -    A    12       AND2                3    0    0    4  :243
   -      2     -    A    09        OR2                1    3    0    1  :246
   -      1     -    A    11       AND2                3    0    0    4  :253
   -      1     -    A    04       AND2                3    0    0    4  :263
   -      4     -    A    09        OR2                1    3    0    1  :266
   -      5     -    A    02       AND2                3    0    0    4  :273
   -      1     -    A    01        OR2                1    2    0    1  :276
   -      2     -    A    13       AND2                3    0    0    4  :283
   -      3     -    A    01        OR2                1    2    1    0  :286
   -      1     -    B    06        OR2                2    1    0    1  :292
   -      3     -    A    05        OR2                1    2    0    1  :295
   -      2     -    A    05        OR2                1    2    0    1  :298
   -      1     -    A    05        OR2                1    2    0    1  :301
   -      1     -    C    07        OR2                1    2    0    1  :304
   -      2     -    A    02        OR2                1    2    0    1  :307
   -      1     -    A    02        OR2                1    2    1    0  :310
   -      8     -    A    08        OR2                2    1    0    1  :316
   -      7     -    A    08        OR2                1    2    0    1  :319
   -      6     -    A    08        OR2                1    2    0    1  :322
   -      2     -    A    08        OR2                1    2    0    1  :325
   -      8     -    A    01        OR2                1    2    0    1  :328
   -      5     -    A    01        OR2                1    2    0    1  :331
   -      2     -    A    01        OR2                1    2    1    0  :334
   -      1     -    A    08        OR2                2    1    0    1  :340
   -      3     -    A    08        OR2                1    2    0    1  :343
   -      5     -    A    08        OR2                1    2    0    1  :346
   -      4     -    A    08        OR2                1    2    0    1  :349
   -      6     -    A    01        OR2                1    2    0    1  :352
   -      7     -    A    01        OR2                1    2    0    1  :355
   -      4     -    A    01        OR2                1    2    1    0  :358


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:   d:\work\max+plus_work\stopwatch\time_choose.rpt
time_choose

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:      13/ 96( 13%)    24/ 48( 50%)     0/ 48(  0%)    9/16( 56%)      0/16(  0%)     0/16(  0%)
B:       2/ 96(  2%)     3/ 48(  6%)     0/ 48(  0%)    2/16( 12%)      2/16( 12%)     0/16(  0%)
C:       0/ 96(  0%)     4/ 48(  8%)     0/ 48(  0%)    0/16(  0%)      2/16( 12%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      5/24( 20%)     2/4( 50%)      0/4(  0%)       0/4(  0%)
02:      2/24(  8%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
03:      3/24( 12%)     2/4( 50%)      0/4(  0%)       0/4(  0%)
04:      2/24(  8%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
05:      3/24( 12%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
06:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
07:      2/24(  8%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
10:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
11:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
12:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -