⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 display.rpt

📁 一个用VHDL编写的秒表程序
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                d:\work\max+plus_work\stopwatch\display.rpt

MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 02/21/2009 14:59:31

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DISPLAY


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

display   EPF10K10LC84-3   32     15     0    0         0  %    47       8  %

User Pins:                 32     15     0  



Project Information                d:\work\max+plus_work\stopwatch\display.rpt

** FILE HIERARCHY **



|count8:u0|
|count8:u0|lpm_add_sub:56|
|count8:u0|lpm_add_sub:56|addcore:adder|
|count8:u0|lpm_add_sub:56|altshift:result_ext_latency_ffs|
|count8:u0|lpm_add_sub:56|altshift:carry_ext_latency_ffs|
|count8:u0|lpm_add_sub:56|altshift:oflow_ext_latency_ffs|
|choose_decode:u1|
|time_choose:u2|
|seg7:u3|


Device-Specific Information:       d:\work\max+plus_work\stopwatch\display.rpt
display

***** Logic for device 'display' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                                        R        s  R     s  R  R  R     O     
                s        s              E        y  E     e  E  E  E     N     
                e  s  s  e  s  s  s  V  S  m     s  S  G  g  S  S  S     F     
                c  e  e  c  e  e  e  C  E  i     r  E  N  m  E  E  E     _  ^  
                0  c  c  0  c  c  c  C  R  n     e  R  D  e  R  R  R  #  D  n  
                0  0  1  0  0  0  1  I  V  1  h  s  V  I  n  V  V  V  T  O  C  
                1  1  0  1  1  1  0  N  E  0  r  e  E  N  t  E  E  E  C  N  E  
                2  2  1  1  1  0  0  T  D  2  1  t  D  T  0  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | hr3 
      ^nCE | 14                                                              72 | hr103 
      #TDI | 15                                                              71 | min3 
      sec3 | 16                                                              70 | sec013 
   choose1 | 17                                                              69 | sec0013 
   choose0 | 18                                                              68 | GNDINT 
   choose6 | 19                                                              67 | hr2 
    VCCINT | 20                                                              66 | hr100 
      min0 | 21                                                              65 | hr101 
      min1 | 22                        EPF10K10LC84-3                        64 | hr102 
      min2 | 23                                                              63 | VCCINT 
    sec102 | 24                                                              62 | choose7 
      sec0 | 25                                                              61 | segment5 
    GNDINT | 26                                                              60 | choose3 
   choose2 | 27                                                              59 | segment4 
   choose5 | 28                                                              58 | segment2 
   choose4 | 29                                                              57 | #TMS 
  segment6 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  s  s  s  s  m  V  G  h  c  m  V  G  R  R  s  R  R  R  R  
                C  n  e  e  e  e  i  C  N  r  l  i  C  N  E  E  e  E  E  E  E  
                C  C  c  c  c  g  n  C  D  0  k  n  C  D  S  S  g  S  S  S  S  
                I  O  0  2  1  m  1  I  I        1  I  I  E  E  m  E  E  E  E  
                N  N  0        e  0  N  N        0  N  N  R  R  e  R  R  R  R  
                T  F  1        n  0  T  T        1  T  T  V  V  n  V  V  V  V  
                   I  0        t                          E  E  t  E  E  E  E  
                   G           3                          D  D  1  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect, This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:       d:\work\max+plus_work\stopwatch\display.rpt
display

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   5/ 8( 62%)   2/ 8( 25%)    0/2    0/2       7/22( 31%)   
A2       4/ 8( 50%)   3/ 8( 37%)   2/ 8( 25%)    0/2    0/2       6/22( 27%)   
A3       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       3/22( 13%)   
A4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
A12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
B2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
B3       7/ 8( 87%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2      15/22( 68%)   
B4       4/ 8( 50%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
B5       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B6       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B7       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B8       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B9       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B10      1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
B11      4/ 8( 50%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       8/22( 36%)   
B12      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      14/22( 63%)   
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            41/53     ( 77%)
Total logic cells used:                         47/576    (  8%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.21/4    ( 80%)
Total fan-in:                                 151/2304    (  6%)

Total input pins required:                      32
Total input I/O cell registers required:         0
Total output pins required:                     15
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     47
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   4   1   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0     16/0  
 B:      0   1   7   4   1   1   1   1   1   1   4   8   0   1   0   0   0   0   0   0   0   0   0   0   0     31/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   5   8   5   1   1   1   1   1   1   5   9   0   1   0   0   0   0   0   0   0   0   0   0   0     47/0  



Device-Specific Information:       d:\work\max+plus_work\stopwatch\display.rpt
display

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  43      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0    1  hr0
   1      -     -    -    --      INPUT                0    0    0    1  hr1
  67      -     -    B    --      INPUT                0    0    0    1  hr2
  73      -     -    A    --      INPUT                0    0    0    1  hr3
  66      -     -    B    --      INPUT                0    0    0    1  hr100
  65      -     -    B    --      INPUT                0    0    0    1  hr101
  64      -     -    B    --      INPUT                0    0    0    1  hr102
  72      -     -    A    --      INPUT                0    0    0    1  hr103
  21      -     -    B    --      INPUT                0    0    0    1  min0
  22      -     -    B    --      INPUT                0    0    0    1  min1
  23      -     -    B    --      INPUT                0    0    0    1  min2
  71      -     -    A    --      INPUT                0    0    0    1  min3
  39      -     -    -    11      INPUT                0    0    0    1  min100
  44      -     -    -    --      INPUT                0    0    0    1  min101
   2      -     -    -    --      INPUT                0    0    0    1  min102
  25      -     -    B    --      INPUT                0    0    0    1  sec0
  37      -     -    -    09      INPUT                0    0    0    1  sec1
  36      -     -    -    07      INPUT                0    0    0    1  sec2
  16      -     -    A    --      INPUT                0    0    0    1  sec3
  35      -     -    -    06      INPUT                0    0    0    1  sec0010
   6      -     -    -    04      INPUT                0    0    0    1  sec010
   8      -     -    -    03      INPUT                0    0    0    1  sec0011
   7      -     -    -    03      INPUT                0    0    0    1  sec011
  11      -     -    -    01      INPUT                0    0    0    1  sec0012
  10      -     -    -    01      INPUT                0    0    0    1  sec012
  69      -     -    A    --      INPUT                0    0    0    1  sec0013
  70      -     -    A    --      INPUT                0    0    0    1  sec013
   5      -     -    -    05      INPUT                0    0    0    1  sec100
   9      -     -    -    02      INPUT                0    0    0    1  sec101
  24      -     -    B    --      INPUT                0    0    0    1  sec102
  84      -     -    -    --      INPUT                0    0    0    3  sysreset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:       d:\work\max+plus_work\stopwatch\display.rpt
display

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  18      -     -    A    --     OUTPUT                0    1    0    0  choose0
  17      -     -    A    --     OUTPUT                0    1    0    0  choose1
  27      -     -    C    --     OUTPUT                0    1    0    0  choose2
  60      -     -    C    --     OUTPUT                0    1    0    0  choose3
  29      -     -    C    --     OUTPUT                0    1    0    0  choose4
  28      -     -    C    --     OUTPUT                0    1    0    0  choose5
  19      -     -    A    --     OUTPUT                0    1    0    0  choose6
  62      -     -    C    --     OUTPUT                0    1    0    0  choose7
  81      -     -    -    22     OUTPUT                0    1    0    0  segment0
  49      -     -    -    16     OUTPUT                0    1    0    0  segment1
  58      -     -    C    --     OUTPUT                0    1    0    0  segment2
  38      -     -    -    10     OUTPUT                0    1    0    0  segment3
  59      -     -    C    --     OUTPUT                0    1    0    0  segment4
  61      -     -    C    --     OUTPUT                0    1    0    0  segment5
  30      -     -    C    --     OUTPUT                0    1    0    0  segment6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:       d:\work\max+plus_work\stopwatch\display.rpt
display

** BURIED LOGIC **

                                                    Fan-In    Fan-Out

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -