⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pingpang.syr

📁 关于乒乓操作的
💻 SYR
📖 第 1 页 / 共 2 页
字号:
Release 7.1i - xst H.38Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.39 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.39 s | Elapsed : 0.00 / 0.00 s --> Reading design: pingpang.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "pingpang.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "pingpang"Output Format                      : NGCTarget Device                      : xc3s400-4-pq208---- Source OptionsTop Module Name                    : pingpangAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : pingpang.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "clk_contrl.v"Module <clk_contrl> compiledCompiling verilog file "front.v"Module <front> compiledCompiling verilog file "a_task.v"Module <a_task> compiledCompiling verilog file "b_task.v"Module <b_task> compiledCompiling verilog file "back.v"Module <back> compiledCompiling verilog file "pingpang.v"Module <pingpang> compiledNo errors in compilationAnalysis of file <"pingpang.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <pingpang>.Module <pingpang> is correct for synthesis.     Set property "resynthesize = true" for unit <pingpang>.Analyzing module <clk_contrl>.Module <clk_contrl> is correct for synthesis. Analyzing module <front>.Module <front> is correct for synthesis. Analyzing module <a_task>.Module <a_task> is correct for synthesis. Analyzing module <b_task>.Module <b_task> is correct for synthesis. Analyzing module <back>.Module <back> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <back>.    Related source file is "back.v".    Found 1-bit register for signal <rdy>.    Found 16-bit register for signal <out>.    Found 1-bit register for signal <state>.    Summary:	inferred  18 D-type flip-flop(s).Unit <back> synthesized.Synthesizing Unit <b_task>.    Related source file is "b_task.v".    Found 16-bit register for signal <out_b>.    Found 1-bit register for signal <rdy_b>.    Summary:	inferred  17 D-type flip-flop(s).Unit <b_task> synthesized.Synthesizing Unit <a_task>.    Related source file is "a_task.v".    Found 16-bit register for signal <out_a>.    Found 1-bit register for signal <rdy_a>.    Summary:	inferred  17 D-type flip-flop(s).Unit <a_task> synthesized.Synthesizing Unit <front>.    Related source file is "front.v".    Found 16-bit register for signal <a>.    Found 16-bit register for signal <b>.    Found 1-bit register for signal <rdy_a>.    Found 1-bit register for signal <rdy_b>.    Found 1-bit register for signal <state>.    Summary:	inferred  35 D-type flip-flop(s).Unit <front> synthesized.Synthesizing Unit <clk_contrl>.    Related source file is "clk_contrl.v".    Found 1-bit register for signal <clk_2_5m>.    Found 1-bit register for signal <clk_2_5m_inv>.    Summary:	inferred   2 D-type flip-flop(s).Unit <clk_contrl> synthesized.Synthesizing Unit <pingpang>.    Related source file is "pingpang.v".Unit <pingpang> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 14 1-bit register                    : 9 16-bit register                   : 5==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <pingpang> ...Optimizing unit <back> ...Optimizing unit <front> ...Optimizing unit <a_task> ...Optimizing unit <b_task> ...Loading device for application Rf_Device from file '3s400.nph' in environment D:/LijunYang_software/xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block pingpang, actual ratio is 1.=========================================================================*                            Final Report                               *=========================================================================Final Results

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -